SN74HC4066 SCLS325K - MARCH 1996 - REVISED FEBRUARY 2024 # **SN74HC4066 Quadruple Bilateral Analog Switch** #### 1 Features - Wide operating voltage range of 1V to 6V - Typical switch enable time of 18ns - Low power consumption, 20µA maximum I<sub>CC</sub> - Low input current of 1µA maximum - High degree of linearity - High on-off output-voltage ratio - Low crosstalk between switches - Low on-state impedance: $50\Omega$ typical at $V_{CC} = 6V$ - Individual switch controls # 2 Applications - Analog signal switching or multiplexing: - Signal gating, modulator, squelch control, demodulator, chopper, commutating switch - Digital signal switching and multiplexing: - Audio and video signal routing - Transmission-gate logic implementation - Analog-to-digital and digital-to-analog conversion - Digital control of frequency, impedance, phase, and analog-signal gain - Motor speed control - **Battery chargers** - DC-DC converter ### 3 Description The SN74HC4066 device is a silicon-gate CMOS quadruple analog switch designed to handle both analog and digital signals. Each switch permits signals with amplitudes of up to 6V (peak) to be transmitted in either direction. Each switch section has its own enable input control (C). A high-level voltage applied to C turns on the associated switch section. **Applications** include signal gating, chopping, modulation or demodulation (modem), and signal multiplexing for analog-to-digital and digital-to-analog conversion systems. #### **Package Information** | PART NUMBER | PACKAGE <sup>(1)</sup> | PACKAGE SIZE <sup>(2)</sup> | | | |-------------|------------------------|-----------------------------|--|--| | SN74HC4066 | D (SOIC, 14) | 8.65mm × 6mm | | | | | PW (TSSOP, 14) | 5mm × 6.4mm | | | - For more information, see Section 11. - The package size (length × width) is a nominal value and includes pins, where applicable. Copyright © 2016, Texas Instruments Incorporated Logic Diagram, Each Switch (Positive Logic) # **Table of Contents** | 1 Features1 | 7.3 Feature Description | 13 | |---------------------------------------|-----------------------------------------------------|----| | 2 Applications1 | 7.4 Device Functional Modes | 13 | | 3 Description1 | 8 Application and Implementation | 14 | | 4 Pin Configuration and Functions3 | 8.1 Application Information | | | 5 Specifications4 | 8.2 Typical Application | 14 | | 5.1 Absolute Maximum Ratings4 | 8.3 Power Supply Recommendations | 15 | | 5.2 ESD Ratings | 8.4 Layout | 15 | | 5.3 Recommended Operating Conditions4 | 9 Device and Documentation Support | 17 | | 5.4 Thermal Information5 | 9.1 Documentation Support | 17 | | 5.5 Electrical Characteristics5 | 9.2 Receiving Notification of Documentation Updates | 17 | | 5.6 Switching Characteristics6 | 9.3 Support Resources | 17 | | 5.7 Operating Characteristics | 9.4 Trademarks | 17 | | 5.8 Typical Characteristics7 | 9.5 Electrostatic Discharge Caution | 17 | | 6 Parameter Measurement Information8 | 9.6 Glossary | 17 | | 7 Detailed Description13 | 10 Revision History | 17 | | 7.1 Overview | 11 Mechanical, Packaging, and Orderable | | | 7.2 Functional Block Diagram13 | Information | 18 | | - | | | # **4 Pin Configuration and Functions** Figure 4-1. D or PW Package, 14-Pin SOIC or TSSOP (Top View) **Table 4-1. Pin Functions** | PIN | | TYPE <sup>(1)</sup> | DESCRIPTION | |-----------------|-----|---------------------|-----------------------| | NAME | NO. | ITPE("/ | DESCRIPTION | | 1A | 1 | I/O | Switch 1 input/output | | 1B | 2 | I/O | Switch 1 output/input | | 2B | 3 | I/O | Switch 2 output/input | | 2A | 4 | I/O | Switch 2 input/output | | 2C | 5 | I | Switch 2 control | | 3C | 6 | I | Switch 3 control | | GND | 7 | _ | Ground | | 3A | 8 | I/O | Switch 3 input/output | | 3B | 9 | I/O | Switch 3 output/input | | 4B | 10 | I/O | Switch 4 output/input | | 4A | 11 | I/O | Switch 4 input/output | | 4C | 12 | I | Switch 4 control | | 1C | 13 | I | Switch 1 control | | V <sub>CC</sub> | 14 | _ | Power | <sup>(1)</sup> I = input, O = output ### **5 Specifications** ### 5.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | | | MIN | MAX | UNIT | |------------------|---------------------------------------------------|---------------------------------|------|-----|------| | $V_{CC}$ | Supply voltage <sup>(2)</sup> | | -0.5 | 7 | V | | I | Control-input diode current | $V_I < 0$ or $V_I > V_{CC}$ | | ±20 | mA | | I | I/O port diode current | $V_I < 0$ or $V_{I/O} > V_{CC}$ | | ±20 | mA | | | On-state switch current | $V_{I/O} = 0$ to $V_{CC}$ | | ±25 | mA | | | Continuous current through V <sub>CC</sub> or GND | | | ±50 | mA | | T <sub>J</sub> | Junction temperature | | | 150 | °C | | T <sub>stg</sub> | Storage temperature | | -60 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. (2) All voltages are with respect to ground unless otherwise specified. #### 5.2 ESD Ratings | | | | | VALUE | UNIT | |-----------------|------|-------------------------|--------------------------------------------------------------------------------|-------|------| | | | | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±1000 | | | V <sub>(E</sub> | ESD) | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. #### 5.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted)(1) | | 3 1 3 ( | , | MIN | NOM | MAX | UNIT | |------------------|------------------------------------------|------------------------|-------|-----|-----------------|------| | V <sub>CC</sub> | Supply voltage | | 1 (2) | 5 | 6 | V | | V <sub>I/O</sub> | I/O port voltage | | 0 | | V <sub>CC</sub> | V | | | | V <sub>CC</sub> = 2V | 1.5 | | V <sub>CC</sub> | | | V <sub>IH</sub> | High-level input voltage, control inputs | V <sub>CC</sub> = 4.5V | 3.15 | | V <sub>CC</sub> | V | | | | V <sub>CC</sub> = 6V | 4.2 | | V <sub>CC</sub> | | | | Low-level input voltage, control inputs | V <sub>CC</sub> = 2V | 0 | | 0.3 | | | V <sub>IL</sub> | | V <sub>CC</sub> = 4.5V | 0 | | 0.9 | V | | | | V <sub>CC</sub> = 6V | 0 | | 1.2 | | | VI | Logic control input voltage | | 0 | | V <sub>CC</sub> | ٧ | | | | V <sub>CC</sub> = 2V | | | 1000 | | | Δt/Δν | Input transition rise and fall time | V <sub>CC</sub> = 4.5V | | | 500 | ns | | | | V <sub>CC</sub> = 6V | | | 400 | | | T <sub>A</sub> | Operating free-air temperature | ' | -40 | | 85 | °C | All unused inputs of the device must be held at V<sub>CC</sub> or GND for proper device operation. See the TI application report, *Implications of Slow or Floating CMOS Inputs* (SCBA004). Product Folder Links: SN74HC4066 Submit Document Feedback <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. CDM value for N package only. <sup>(2)</sup> With supply voltages at or below 2V, the analog switch on-state resistance becomes very nonlinear. It is recommended that only digital signals be transmitted at these low supply voltages. ### **5.4 Thermal Information** | | | SN74H | | | |-----------------------|----------------------------------------------|-------------|---------------|------| | | THERMAL METRIC <sup>(1)</sup> | D<br>(SOIC) | PW<br>(TSSOP) | UNIT | | | | 14 PINS | 14 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 127.8 | 150.6 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 81.8 | 78.2 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 84.2 | 93.7 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 39.5 | 24.6 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 83.7 | 93.1 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. ### 5.5 Electrical Characteristics $T_A = -40$ to +85 °C unless otherwise specified. | | PARAMETER | | TEST CONDIT | IONS | V <sub>CC</sub> | MIN | TYP | MAX | UNIT | |--------------------|-----------------------------|--------|-----------------------------------------------------------|-----------------------------|-----------------|-----|------|-------|------| | | | | | T <sub>A</sub> = 25°C | 2V | | 150 | | | | _ | On-state switch resistance | | | T <sub>A</sub> = 25°C | 4.5V | | 50 | 85 | Ω | | r <sub>on</sub> | On-state switch resistand | е | V <sub>C</sub> = V <sub>IH</sub> (see Figure 6-1) | $T_A = -40 \text{ to } +85$ | 4.50 | | | 106 | 12 | | | | | | T <sub>A</sub> = 25°C | 6V | | 30 | | | | | | | | T <sub>A</sub> = 25°C | 2V | | 320 | | | | - | Dook on state registance | | $V_I = V_{CC}$ or GND, $V_C = V_{IH}$ , | T <sub>A</sub> = 25°C | 4.5V | | 70 | 170 | Ω | | r <sub>on(p)</sub> | Peak on-state resistance | | $I_T = -1mA$ | $T_A = -40 \text{ to } +85$ | 4.50 | | | 215 | 12 | | | | | | T <sub>A</sub> = 25°C | 6V | | 50 | | | | I <sub>IH</sub> | Control input current | | $V_C = 0$ or $V_{CC}$ | T <sub>A</sub> = 25°C | - 6V | | ±0.1 | ±100 | nA | | I <sub>IL</sub> | Control input current | | AC - O OL ACC | $T_A = -40 \text{ to } +85$ | 00 | | | ±1000 | шА | | | Off state switch lookage of | urront | $V_1 = V_{CC} \text{ or } 0, V_0 = V_{CC} \text{ or } 0,$ | $T_A = -40 \text{ to } +85$ | - 6V | | | ±5 | μΑ | | I <sub>soff</sub> | Off-state switch leakage of | urrent | V <sub>C</sub> = V <sub>IL</sub> (see Figure 6-2) | T <sub>A</sub> = 25°C | OV | | | ±0.1 | | | | On-state switch leakage of | urront | $V_I = V_{CC}$ or 0, $V_C = V_{IH}$ | $T_A = -40 \text{ to } +85$ | - 6V | | | ±5 | μΑ | | I <sub>son</sub> | On-state switch leakage t | urrent | (see Figure 6-3) | T <sub>A</sub> = 25°C | 00 | | | ±0.1 | | | | Supply current | | $V_1 = 0 \text{ or } V_{CC}, I_{C} = 0$ | $T_A = -40 \text{ to } +85$ | - 6V | | | 20 | μΑ | | I <sub>CC</sub> | опрыу синент | | V - 0 01 V <sub>CC</sub> , 10 - 0 | T <sub>A</sub> = 25°C | OV | | | 2 | | | | | A or B | T <sub>A</sub> = 25°C | | | | 8 | | pF | | $C_{i}$ | Input capacitance | | $T_A = -40 \text{ to } +85$ | | 5V | | | 10 | | | | | C | T <sub>A</sub> = 25°C | | | | 3 | 10 | | | C <sub>f</sub> | Feed-through capacitance | A to B | V <sub>1</sub> = 0 | | | | 0.5 | | pF | | Co | Output capacitance | A or B | | | | | 9 | | pF | # **5.6 Switching Characteristics** $T_A = -40$ to +85 °C unless otherwise specified. | F | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CO | NDITIONS | V <sub>CC</sub> | MIN | TYP | MAX | UNIT | | | | |--------------------|----------------------------------|-----------------|----------------|-------------------------------------------------------------------------------------------------|-----------------------------|--------------------|------------------------------------|-----------------------|------|-------------|----|----|----| | | | | | | T <sub>A</sub> = 25°C | 2V | | 10 | 60 | | | | | | | | | | | $T_A = -40 \text{ to } +85$ | ] <sup>2</sup> V [ | | | 75 | | | | | | t <sub>PLH</sub> , | Propagation | Λ or D | B or A | C <sub>L</sub> = 50pF | T <sub>A</sub> = 25°C | 4.5V | | 4 | 12 | 200 | | | | | $t_{PHL}$ | delay time | A or B | BUIA | (see Figure 6-4) | $T_A = -40 \text{ to } +85$ | 4.50 | | | 15 | ns | | | | | | | | | | T <sub>A</sub> = 25°C | 6V | | 3 | 10 | | | | | | | | | | | $T_A = -40 \text{ to } +85$ | | | | 13 | | | | | | | | | | | T <sub>A</sub> = 25°C | 2V | | 70 | 180 | | | | | | | | | | | $T_A = -40 \text{ to } +85$ | 2 | | | 225 | | | | | | t <sub>PZH</sub> , | Switch | С | A or B | $R_L = 1k\Omega$ ,<br>$C_L = 50pF$ | T <sub>A</sub> = 25°C | 4.5V | | 21 | 36 | no | | | | | $t_{PZL}$ | turn-on time | | AOID | (see Figure 6-5) | $T_A = -40 \text{ to } +85$ | 4.50 | | | 45 | | | | | | | | | | | T <sub>A</sub> = 25°C | 6V | | 18 | 31 | | | | | | | | | | | $T_A = -40 \text{ to } +85$ | | | | 38 | | | | | | | | | | | T <sub>A</sub> = 25°C | 2V | | 50 | 200 | | | | | | | | | | | $T_A = -40 \text{ to } +85$ | ] <sup>2</sup> [ | | | 250 | | | | | | t <sub>PLZ</sub> , | Switch | _ | С | A or B | A or D | $R_L = 1k\Omega$ , | $R_L = 1k\Omega$ ,<br>$C_L = 50pF$ | T <sub>A</sub> = 25°C | 4.5V | | 25 | 40 | ns | | $t_{PHZ}$ | turn-off time | | AOID | (see Figure 6-5) | $T_A = -40 \text{ to } +85$ | 4.50 | | | 50 | 115 | | | | | | | | | | T <sub>A</sub> = 25°C | 6V | | 22 | 34 | | | | | | | | | | | $T_A = -40 \text{ to } +85$ | | | | 43 | | | | | | | | | | C <sub>L</sub> = 15pF, | T <sub>A</sub> = 25°C | 2V | | 15 | | | | | | | | Control input | | | $R_L = 1k\Omega$ ,<br>$V_C = V_{CC}$ or | T <sub>A</sub> = 25°C | 4.5V | | 30 | | | | | | | f <sub>l</sub> | frequency | С | C A or B | GND, | T <sub>A</sub> = 25°C | 6V | | 30 | | MHz | | | | | | | | | C <sub>L</sub> = 50pF, | T <sub>A</sub> = 25°C | 4.5V | | 15 | | | | | | | | Control<br>feed-through<br>noise | С | A or B | $R_{in} = R_L = 600 \Omega$<br>$V_C = V_{CC}$ or<br>GND,<br>$f_{in} = 1MHz$<br>(see Figure 6-7) | T <sub>A</sub> = 25°C | 6V | | 20 | | mV<br>(rms) | | | | # **5.7 Operating Characteristics** $V_{CC} = 4.5V, T_A = 25^{\circ}C$ | | PARAMETER | TEST ( | CONDITIONS | TYP | UNIT | |-----------------|-------------------------------------------------------------------------------------|--------------------------------------------------|---------------------------------------|-------|------| | C <sub>pd</sub> | Power dissipation capacitance per gate | C <sub>L</sub> = 50pF, | f = 1MHz | 45 | pF | | | Minimum through bandwidth, A to B or B to $A^{(1)}$ [20 log $(V_O / V_I)$ ] = -3 dB | $C_L = 50pF,$<br>$V_C = V_{CC}$ | $R_L = 600 \Omega$ , (see Figure 6-8) | 100 | MHz | | | Crosstalk between any switches <sup>(2)</sup> | C <sub>L</sub> = 10pF,<br>f <sub>in</sub> = 1MHz | $R_L = 50 \Omega$ , (see Figure 6-9) | -45 | dB | | | Feed through, switch off, A to B or B to A <sup>(2)</sup> | C <sub>L</sub> = 50pF,<br>f <sub>in</sub> = 1MHz | $R_L$ = 600 Ω,<br>(see Figure 6-10) | -42 | dB | | | Amplitude distortion rate, A to B or B to A | $C_L = 50pF,$<br>$f_{in} = 1kHz$ | $R_L = 10k\Omega$ , (see Figure 6-11) | 0.05% | | (1) Adjust the input amplitude for output = 0 dBm at f = 1MHz. Input signal must be a sine wave. (2) Adjust the input amplitude for input = 0 dBm at f = 1MHz. Input signal must be a sine wave. # **5.8 Typical Characteristics** Figure 5-1. t<sub>PLH</sub> vs V<sub>CC</sub> ### **6 Parameter Measurement Information** Figure 6-1. ON-State Resistance Test Circuit $$\begin{split} & \mathsf{V_S} = \mathsf{V_A} - \mathsf{V_B} \\ & \mathsf{CONDITION} \ 1: \ \mathsf{V_A} = 0, \ \mathsf{V_B} = \mathsf{V_{CC}} \\ & \mathsf{CONDITION} \ 2: \ \mathsf{V_A} = \mathsf{V_{CC}}, \ \mathsf{V_B} = 0 \end{split}$$ Figure 6-2. OFF-State Switch Leakage-Current Test Circuit Figure 6-3. ON-State Leakage-Current Test Circuit Figure 6-4. Propagation Delay Time, Signal Input to Signal Output | TEST | <b>S</b> 1 | S2 | |------------------|-----------------|-----------------| | <sup>t</sup> PZL | GND | V <sub>CC</sub> | | <sup>t</sup> PZH | V <sub>CC</sub> | GND | | <sup>t</sup> PLZ | GND | V <sub>CC</sub> | | <sup>t</sup> PHZ | V <sub>CC</sub> | GND | **TEST CIRCUIT** ### **VOLTAGE WAVEFORMS** Figure 6-5. Switching Time ( $t_{PZL}$ , $t_{PLZ}$ , $t_{PZH}$ , $t_{PHZ}$ ), Control to Signal Output Figure 6-6. Control-Input Frequency Submit Document Feedback Figure 6-7. Control Feed-Through Noise Figure 6-8. Minimum Through Bandwidth Figure 6-9. Crosstalk Between Any Two Switches Figure 6-10. Feed Through, Switch OFF Figure 6-11. Amplitude-Distortion Rate Product Folder Links: SN74HC4066 # 7 Detailed Description ### 7.1 Overview The SN74HC4066 device is a silicon-gate CMOS quadruple analog switch designed for 2-V to 6-V VCC operation. It is designed to handle both analog and digital signals. Each switch permits signals with amplitudes of up to 6V (peak) to be transmitted in either direction. A high-level voltage applied to the control pin C enables the respective switch to begin propagating signals across the device. ### 7.2 Functional Block Diagram Copyright © 2016, Texas Instruments Incorporated Figure 7-1. Logic Diagram, Each Switch (Positive Logic) #### 7.3 Feature Description Each switch section has its own enable-input control (C). A high-level voltage applied to C turns on the associated switch section, with typically 18ns of switch enable time. The SN74HC4066 has a wide operating voltage range of 2V to 6V. It has low power consumption, with $20\mu A$ maximum $I_{CC}$ and a low on-state impedance of $50~\Omega$ . It also has low crosstalk between switches to minimize noise. #### 7.4 Device Functional Modes Table 7-1 lists the functions for the SN74HC4066 device. Table 7-1. Function Table (Each Switch) | INPUT<br>CONTROL<br>(C) | SWITCH | |-------------------------|--------| | L | OFF | | Н | ON | ### 8 Application and Implementation #### **Note** Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. #### 8.1 Application Information The SN74HC4066 can be used in any situation where a dual SPST switch is used and a solid-state voltage controlled version is preferred. ### 8.2 Typical Application Figure 8-1. t<sub>PZH</sub> vs V<sub>CC</sub> #### 8.2.1 Design Requirements The SN74HC4066 allows ON/OFF control of analog and digital signals with a digital control signal. All input signals should remain between 0V and $V_{CC}$ for optimal operation. #### 8.2.2 Detailed Design Procedure - 1. Recommended Input Conditions: - For rise time and fall time specifications, see Δt/Δv in Section 5.3. - For specified high and low levels, see V<sub>IH</sub> and V<sub>IL</sub> in Section 5.3. - 2. Recommended Output Conditions: - On-state switch current should not exceed ±25mA. #### 8.2.3 Application Curve Figure 8-2. t<sub>PZH</sub> vs V<sub>CC</sub> #### 8.3 Power Supply Recommendations The power supply can be any voltage between the minimum and maximum supply voltage rating located in the Section 5.3. Each $V_{CC}$ terminal should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, TI recommends a $0.1\mu F$ bypass capacitor. If there are multiple pins labeled $V_{CC}$ , then a $0.01\mu F$ or $0.022\mu F$ capacitor is recommended for each $V_{CC}$ because the VCC pins will be tied together internally. For devices with dual-supply pins operating at different voltages, for example $V_{CC}$ and $V_{DD}$ , TI recommends a $0.1\mu F$ bypass capacitor for each supply pin. It is acceptable to parallel multiple bypass capacitors to reject different frequencies of noise. $0.1\mu F$ and $1\mu F$ capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power terminal as possible for best results. #### 8.4 Layout #### 8.4.1 Layout Guidelines Reflections and matching are closely related to loop antenna theory, but different enough to warrant their own discussion. When a PCB trace turns a corner at a 90° angle, a reflection can occur. This is primarily due to the change of width of the trace. At the apex of the turn, the trace width is increased to 1.414 times its width. This upsets the transmission line characteristics, especially the distributed capacitance and self-inductance of the trace — resulting in the reflection. #### **Note** Not all PCB traces can be straight, and so they will have to turn corners. Figure 8-3 shows progressively better techniques of rounding corners. Only the last example maintains constant trace width and minimizes reflections. Copyright © 2024 Texas Instruments Incorporated # 8.4.2 Layout Example Figure 8-3. Trace Example ### 9 Device and Documentation Support ### 9.1 Documentation Support #### 9.1.1 Related Documentation For related documentation, see the following: Texas Instruments, Implications of Slow or Floating CMOS Inputs application notes ### 9.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ### 9.3 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 9.4 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. All trademarks are the property of their respective owners. # 9.5 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ### 9.6 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. #### 10 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | Changes from Revision J (November 2021) to Revision K (February 2024) | Page | |--------------------------------------------------------------------------------------------------------------------------------------|----------| | Updated the Package Information table to include package lead size | 1 | | • Updated data sheet to only include D (SOIC, 14) or PW (TSSOP, 14) packages | 1 | | Updated Thermal Information section | | | Updated V <sub>CC</sub> operation from: 2V - 6V to: 1V - 6V | 5 | | Changes from Revision I (January 2019) to Revision J (November 2021) | Page | | Changed the MAX values for I <sub>soff</sub> , I <sub>son</sub> , and I <sub>CC</sub> in the <i>Electrical Characteristics</i> table | 5 | | Changes from Revision H (August 2016) to Revision I (January 2019) | Page | | • Updated the numbering format for tables, figures, and cross-references throughout the doc | cument 1 | | Changed the Description of pins 8 through 12 in the <i>Pin Functions</i> table | 3 | | | | Copyright © 2024 Texas Instruments Incorporated | C | hanges from Revision G (July 2003) to Revision H (August 2016) | Page | |---|------------------------------------------------------------------------------------------------|------| | • | Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and | | | | Implementation section, Power Supply Recommendations section, Layout section, Device and | | | | Documentation Support section, and Mechanical, Packaging, and Orderable Information section | 1 | # 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Product Folder Links: SN74HC4066 www.ti.com 1-May-2024 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|---------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------| | | | | | | | | (6) | | | | | | SN74HC4066D | LIFEBUY | SOIC | D | 14 | 50 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HC4066 | | | SN74HC4066DBR | NRND | SSOP | DB | 14 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HC4066 | | | SN74HC4066DR | ACTIVE | SOIC | D | 14 | 2500 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HC4066 | Samples | | SN74HC4066DT | LIFEBUY | SOIC | D | 14 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HC4066 | | | SN74HC4066N | NRND | PDIP | N | 14 | 25 | RoHS & Green | NIPDAU | N / A for Pkg Type | -40 to 85 | SN74HC4066N | | | SN74HC4066NSR | NRND | SO | NS | 14 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HC4066 | | | SN74HC4066PW | LIFEBUY | TSSOP | PW | 14 | 90 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HC4066 | | | SN74HC4066PWR | ACTIVE | TSSOP | PW | 14 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HC4066 | Samples | | SN74HC4066PWT | LIFEBUY | TSSOP | PW | 14 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HC4066 | | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. <sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. <sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. <sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. # **PACKAGE OPTION ADDENDUM** www.ti.com 1-May-2024 (6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. www.ti.com 19-Oct-2023 ### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN74HC4066DBR | SSOP | DB | 14 | 2000 | 330.0 | 16.4 | 8.35 | 6.6 | 2.4 | 12.0 | 16.0 | Q1 | | SN74HC4066DR | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | SN74HC4066DT | SOIC | D | 14 | 250 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | SN74HC4066NSR | so | NS | 14 | 2000 | 330.0 | 16.4 | 8.2 | 10.5 | 2.5 | 12.0 | 16.0 | Q1 | | SN74HC4066PWR | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | SN74HC4066PWT | TSSOP | PW | 14 | 250 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | www.ti.com 19-Oct-2023 ### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |---------------|--------------|-----------------|------|------|-------------|------------|-------------| | SN74HC4066DBR | SSOP | DB | 14 | 2000 | 356.0 | 356.0 | 35.0 | | SN74HC4066DR | SOIC | D | 14 | 2500 | 356.0 | 356.0 | 35.0 | | SN74HC4066DT | SOIC | D | 14 | 250 | 210.0 | 185.0 | 35.0 | | SN74HC4066NSR | SO | NS | 14 | 2000 | 356.0 | 356.0 | 35.0 | | SN74HC4066PWR | TSSOP | PW | 14 | 2000 | 356.0 | 356.0 | 35.0 | | SN74HC4066PWT | TSSOP | PW | 14 | 250 | 356.0 | 356.0 | 35.0 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 19-Oct-2023 ### **TUBE** \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |--------------|--------------|--------------|------|-----|--------|--------|--------|--------| | SN74HC4066D | D | SOIC | 14 | 50 | 506.6 | 8 | 3940 | 4.32 | | SN74HC4066N | N | PDIP | 14 | 25 | 506 | 13.97 | 11230 | 4.32 | | SN74HC4066N | N | PDIP | 14 | 25 | 506 | 13.97 | 11230 | 4.32 | | SN74HC4066PW | PW | TSSOP | 14 | 90 | 530 | 10.2 | 3600 | 3.5 | # D (R-PDSO-G14) # PLASTIC SMALL OUTLINE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AB. # D (R-PDSO-G14) # PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. PW (R-PDSO-G14) # PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side. - E. Falls within JEDEC MO-153 # PW (R-PDSO-G14) # PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. # N (R-PDIP-T\*\*) # PLASTIC DUAL-IN-LINE PACKAGE 16 PINS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A). - The 20 pin end lead shoulder width is a vendor option, either half or full width. # DB (R-PDSO-G\*\*) # PLASTIC SMALL-OUTLINE #### **28 PINS SHOWN** NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion not to exceed 0,15. D. Falls within JEDEC MO-150 # **MECHANICAL DATA** # NS (R-PDSO-G\*\*) # 14-PINS SHOWN ### PLASTIC SMALL-OUTLINE PACKAGE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15. ### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated