Datasheet ## Octal industrial digital input current limiter with serialized output QFN-48L 7.0 x 7.0 x 0.9 mm Product label ### Product status link SCLT3-8BQ7, SCLT3-8BT8 #### **Features** - · Eight current-sinking digital inputs with serializer - Enables inputs to meet type 1, 2 and 3 characteristic of IEC 61131-2 standard - Adjustable and accurate input current limitation for low power and heat dissipation: - 2.35 mA typ for Type 1 and Type 3 - Integrated glitch and debounce filter with selectable delay time: 20 µs to 3 ms for EMC robustness - 35 V reverse polarity capable - SPI-Compatible Serial Interface 8-bit - Optional 16-bit mode with parity check, and diagnostics (temperature alarm, voltage alarms) - · Daisy-Chain SPI to reduce isolation channels - 5 V voltage regulator - Energyless Field-Side LED drivers for visual status indication - Operating ambient temperature range from -40 °C to 105 °C - Packages - HTSSOP-38 500 μm pitch - QFN-48L 500 µm pitch - Complies with the following standards: - IEC 61000-4-2 level 4: ±15 kV (air discharge) - IEC 61000-4-2 level 4: ±8 kV (contact discharge) - IEC 61000-4-5 Surge ±1 kV /42 $\Omega$ with minimum 1 k $\Omega$ pulse resistor at field inputs ### **Applications** Where current limitation is required in factory automation applications: - Programmable logic controller - Input modules - CNC control - Motor control ### **Description** The SCLT3 series is an octal industrial digital input IC which drastically reduces the power dissipation of the digital input modules. Its current-sinking inputs can be configured for Type 1, Type 2, or Type 3 inputs as per IEC 61131-2 with few external components. The SCLT3 series includes a serial interface which translates, conditions and serializes the data to CMOS-compatible signals through SPI. Combining its daisy-chaining capability with its accurate current limitation, the SCLT3 series enhances the I/O module's density by cutting the power dissipation and reducing the number of optocouplers. The SCLT3 series can be evaluated thanks to the STEVAL-IFP030V1 evaluation board. For detailed application guidelines refer to AN2846. # 4 ## Circuit block diagram $V_{DD}$ MISO Data state register Input state register COMs 20 µs / 3 ms digital filters WRITE MOSI SCK Transfer logic I =2 to 8 /CS SHIFT SPM Control state register Vc REF DVR Figure 1. Circuit block diagram Figure 2. Typical application schematic Note: In case of a LED not being used, the LED output pin must be connected to the ground $COM_P$ to allow the input current to flow back to the ground. DS11042 - Rev 6 page 2/23 ## 1.1 I/O pin description Table 1. I/O pin description | Symbol | | Parameter | Pin # SCLT3-8BQ7 | Pin # SCLT3-8BT8 | | |----------|-----------------|--------------------------------------------------------------------------------------------|--------------------------------------------------------------|--------------------|--| | INI | Power input | Logic input with current limitation, I = 1 to 8 | 16, 17, 18, 19, 21, 22,<br>23, 24 | 8 to 11, 13 to 16 | | | LDI | Power output | LED output driver with current regulation, I = 1 to 8 | 41, 40, 39, 38, 37, 36,<br>35, 34 | 27 to 20 | | | $V_{C}$ | Power input | 24 V sensor power supply | 13 | 5 | | | $V_{CS}$ | Signal input | 24 V sensor power supply sensing input | 14 | 6 | | | $COM_P$ | Ground | Power ground of power sensor supply | 7, 15, 20, 31 | 4, 7, 12, 17 | | | $V_{DD}$ | Power output | 5 V logic power supply | 1 | 38 | | | COMS | Ground | Signal ground of logic / output section | 43 | 30 | | | REF | Signal input | Input current limiter reference setting | 42 | 29 | | | SPM | Signal<br>input | SPI shift register length selector: SPM to GND = 16 bits SPM to V <sub>DD</sub> = 8 bits | 4 | 3 | | | /CS | Logic input | SPI chip select signal | 48 | 35 | | | SCK | Logic input | SPI serial clock signal | 47 | 34 | | | MOSI | Logic input | SPI serial data input signal | 46 | 33 | | | DVR | Logic input | Divider ratio selector of the digital input filters (8 or 64 steps) | 2 | 1 | | | osc | Signal input | Delay setting of the digital input filters | 3 | 2 | | | MISO | Logic output | SPI serial data output signal | 44 | 31 | | | /MISO | Logic output | Inverting SPI serial data output signal | 45 | 32 | | | TAB | Substrate | Exposed pad to be connected to COM <sub>P</sub> | TAB | Expose pad | | | NC | | Not connected (or to be connected to COM <sub>P</sub> ) | 5, 6, 8, 9, 10, 11, 12,<br>25, 26, 27, 28, 29, 30,<br>32, 33 | 18, 19, 28, 36, 37 | | DS11042 - Rev 6 page 3/23 Figure 3. Pinout description of the QFN-48L 7x7 and HTSSOP-38 versions (top view) DS11042 - Rev 6 page 4/23 Figure 4. Switching characteristics for IEC61131-2 Type 1, 2, and 3 digital inputs (24 V DC) Table 2. IEC61131-2 Input characteristic limits | Symbol <sup>(1)</sup> | Type 2 | Type 2 | Type 2 | |-----------------------|--------|--------|--------| | U <sub>L max_H</sub> | 15 V | 11 V | 11 V | | U <sub>L max_L</sub> | 5 V | 5 V | 5 V | | I <sub>L max.</sub> | 15 mA | 30 mA | 15 mA | | I <sub>T min.</sub> | 0.5 mA | 2 mA | 1.5 mA | | U <sub>H min.</sub> | 15 V | 11 V | 11 V | | U <sub>H max.</sub> | 30 V | 30 V | 30 V | | I <sub>H min.</sub> | 2 mA | 6 mA | 2 mA | | I <sub>H max.</sub> | 15 mA | 30 mA | 15 mA | <sup>1.</sup> Symbol names are reported only on type 2 diagram for the sake of clarity. DS11042 - Rev 6 page 5/23 ## 2 Characteristics Table 3. Absolute maximum ratings | Symbol | Pin | Parameter name | Conditions | Value | Unit | | |------------------|-------------------|----------------------------------------|--------------------------------------------------------------------|------------|------|--| | V <sub>CC</sub> | V <sub>C</sub> | Bus power supply DC voltage | Bus power supply DC voltage $500 \Omega < R_C < 2.2 k\Omega$ | | | | | V <sub>C</sub> | V <sub>C</sub> | Power supply voltage | $R_C = 0 k\Omega$ | -0.3 to 30 | V | | | Icc | V <sub>C</sub> | Maximum bus power supply current | | 15 | mA | | | V <sub>CS</sub> | V <sub>CS</sub> | Sensing bus power supply voltage | | -0.3 to 6 | V | | | I <sub>DD</sub> | V <sub>DD</sub> | Maximum output power supply current | 12 | mA | | | | VI | INI | Input steady state voltage, I = 1 to 8 | Input steady state voltage, I = 1 to 8 $R_I = 2.2 \text{ k}\Omega$ | | | | | I <sub>IN</sub> | INI | Input forward current range | | -20 to 10 | mA | | | losc | OSC | Maximum sourced oscillator current | | 120 | μA | | | LVI | SCK, /CS,<br>MOSI | Logic input voltage | -0.3 to 6 | V | | | | T <sub>stg</sub> | | Storage temperature range | -40 to 150 | °C | | | | T <sub>amb</sub> | | Ambient temperature range | | -40 to 105 | °C | | <sup>1.</sup> A reverse polarization diode must be placed on V<sub>CC</sub> in order to avoid leakage when -35 V is applied. Table 4. Electromagnetic compatibility ratings | Symbol | Pin | Parameter name | Value | Unit | |------------------|----------------|------------------------------------------------------------------------------------------------------------------|---------|------| | V <sub>PPB</sub> | INI | Peak pulse voltage burst, IEC 61000-4-4 <sup>(2)</sup> | 4 | kV | | V <sub>PP</sub> | INI | Peak pulse voltage surge, IEC 61000-4-5 (42 $\Omega$ ), R <sub>IN</sub> = 1 k $\Omega$ min <sup>(3)</sup> | 1 | kV | | V <sub>PP</sub> | V <sub>C</sub> | Peak pulse voltage surge, IEC 61000-4-5 (2 $\Omega$ ), R <sub>C</sub> = 2.2 k $\Omega$ <sup>(3)</sup> | 2.5 | kV | | V <sub>ESD</sub> | INI | ESD protection, IEC 61000-4-2, per input, R <sub>IN</sub> = 2.2 k $\Omega^{(4)}$ Air discharge Contact discharge | 15<br>8 | kV | <sup>1.</sup> Test set-up, see application Figure 2 - 2. Refer to AN2846 and AN3031 for test setup and measurement results. - 3. For R<sub>I</sub>, use a resistor able to withstand the surge (MELF resistor as example), else place bidirectional TVS between field input and GND with a low-power resistor in series for R<sub>I</sub>. Against 1 kV / 42 Ω 1.2 / 50 μs surges, recommended TVS are SPT02-236DDB or SMAJ33CA. - 4. The package of the resistor should be large enough to prevent the arcing across the two resistor pads. Arcing depends on the ESD level applied to the field input and the application's pollution degree. DS11042 - Rev 6 page 6/23 <sup>2. 70</sup> mm² of 35 $\mu$ m thick copper is required for single layer FR4 PCB to have a low enough $R_{th}$ and therefore keep SCLT3-8Bx device below its $T_{j}$ (max). | Table 5. | Operating | conditions | |----------|-----------|------------| |----------|-----------|------------| | Symbol | Pin | Parameter name Conditions | | Value | Unit | | |-----------------------|-----------------------------------|------------------------------------------------|-------------------------------------|-------------------------|------|--| | V <sub>CC</sub> | V <sub>C</sub> | Bus power supply DC voltage $R_C > 500 \Omega$ | | 15 to 35 <sup>(1)</sup> | V | | | V <sub>DD</sub> | V <sub>DD</sub> | Internal logic power supply voltage | | 5 | V | | | I <sub>DD</sub> | $V_{DD}$ | Internal logic power supply voltage | R <sub>C</sub> > 500 Ω | 10 | mA | | | VI | IN | Input repetitive steady state voltage | $R_{I} = 2.2 \text{ k}\Omega^{(2)}$ | -30 to 35 | V | | | $V_{LD}$ | LD <sub>X</sub> | Maximum LED output voltage, X = 1 to 8 | <u>'</u> | 2.7 | V | | | F <sub>IN</sub> max. | IN | Maximum single input frequency 8-bit mode | 20 | kHz | | | | F <sub>SCK</sub> max. | | Maximum SPI clock frequency | Maximum SPI clock frequency | | | | | Rosc | OSC | Filter oscillator resistance range | | 15 k to 1.5 M | Ω | | | LV | SCK, /CS,<br>MOSI,<br>MISO, /MISO | Logic input / output voltage | | 0 to 5.5 | V | | | | | | V <sub>CC</sub> ≤ 30 V | -40 to 85 | | | | T <sub>amb</sub> | All | Operating ambient temperature range | V <sub>CC</sub> ≤ 24 V, | -40 to 105 | °C | | | | All | $R_{th(j-a)} = 70 \text{ °C/W}$ | | -40 10 105 | | | | Tj | | Operating junction temperature range | perating junction temperature range | | | | <sup>1. 32</sup> V in DC; 35 V during 0.5 s max Table 6. DC electrical characteristics based on figure 2 ( $T_{amb}$ = 25 °C, $V_{CC}$ = 24 V, $V_{DD}$ = 5 V respect to COM ground pin; unless otherwise specified) | Symbol | Pin | Name | Conditions | Min. | Тур. | Max. | Unit | |--------------------|------------------------------------------------|-----------------------------|--------------------------------------------------|-----------------------------|------|-----------------------------|------| | Input curre | ent limitat | ion | | | | | | | I <sub>LIM</sub> | IN <sub>X</sub> | Input current limit | $V_{IN}$ = 5.5 to 26 V, $R_{I}$ = 2.2 k $\Omega$ | 2.10 | 2.35 | 2.60 | mA | | I <sub>ON</sub> | LD <sub>X</sub> | On state LED current | V <sub>I</sub> = 11 V | 2 | | | mA | | V <sub>TLH</sub> | IN <sub>X</sub> | Input threshold Low-to-High | $x = 1 \text{ to } 8, R_1 = 0 \Omega$ | | 4.3 | | ٧ | | V <sub>THL</sub> | IN <sub>X</sub> | Input threshold High-to-Low | $x = 1 \text{ to } 8, R_1 = 0 \Omega$ | | 3.3 | | V | | V <sub>THYST</sub> | IN <sub>X</sub> | Input threshold hysteresis | $x = 1 \text{ to } 8, R_1 = 0 \Omega$ | | 1.0 | | V | | Input digit | al filter | <u>'</u> | | | | ' | | | | | | $R_{OSC}$ = 51 k $\Omega$ | 1.13 | | 1.37 | | | | 000 | On alliator marked | R <sub>OSC</sub> = 82 kΩ | 1.65 | | 2.08 | | | tosc | OSC | Oscillator period | R <sub>OSC</sub> = 150 kΩ | 2.83 | | 3.66 | μs | | | | | R <sub>OSC</sub> = 1200 kΩ | 21 | | 28 | | | | INI | Filtering time | D <sub>VR</sub> = V <sub>DD</sub> | 2 x 64 x t <sub>OSC</sub> | | 3 x 64 x t <sub>OSC</sub> | | | ЧFT | t <sub>FT</sub> IN <sub>X</sub> Filtering time | | D <sub>VR</sub> = COM <sub>S</sub> | 2 x 8 x<br>t <sub>OSC</sub> | | 3 x 8 x<br>t <sub>OSC</sub> | μs | DS11042 - Rev 6 page 7/23 $<sup>2. \</sup>quad V_I = V_{IN} + R_I \times I_{IN}$ Table 7. SPI electrical characteristics ( $T_{amb}$ = 25 °C, $V_{CC}$ = 24 V, $V_{DD}$ = 5 V respect to COM ground pin; unless otherwise specified) | Symbol | Pin | Name | Conditions | Min. | Тур. | Max. | Unit | |-----------------------------------|-------------------|----------------------------|--------------------------------------------------------|------|------|------|------| | F <sub>CK</sub> | SCK | Clock frequency | | | | 2 | MHz | | ts | MOSI | Data setup time | MOSI toggling to SCK rising | 25 | | | ns | | t <sub>D</sub> | MISO | Write out propagation time | SCK falling to MISO toggling, C <sub>OUT</sub> = 10 pF | | | 50 | ns | | t <sub>LD</sub> | SCK | Enable lead time | /CK falling to SCK rising | 80 | | | ns | | t <sub>HC</sub> | SCK | Clock hold time | SCK falling to /CS rising | 160 | | | ns | | t <sub>DT</sub> | /CS | Transfer delay time | /CS rising to /CS falling | | | 150 | ns | | t <sub>H</sub> | MOSI | Data hold time | SCK rising to MOSI toggling | 25 | | | ns | | t <sub>DIS</sub> | MISO | Data output disable time | /CS rising to MISO disabled | | | 200 | ns | | LV <sub>IH</sub> | MOSI,<br>SCK, /CS | Logic input high voltage | Share of V <sub>DD</sub> | | | 70 | % | | LV <sub>IL</sub> | | Logic input low voltage | Share of V <sub>DD</sub> | 30 | | | % | | LV <sub>OH</sub> | MISO, /MISO | Logic output high voltage | I <sub>OH</sub> = 3 mA | 4 | 4.75 | | V | | LV <sub>OL</sub> | | Logic output low voltage | I <sub>OL</sub> = 3 mA | | 0.25 | 1 | V | | t <sub>RO</sub> , t <sub>FO</sub> | MISO, /MISO | MISO signal fall/rise time | I <sub>MISO</sub> = 3 mA | | 20 | | ns | | t <sub>A</sub> | MISO | Output access time | /CS falling to MISO toggling | | 40 | 80 | ns | | $D_UC_Y$ | SCK | Clock duty cycle | | 25 | | 75 | % | Figure 5. Time diagram DS11042 - Rev 6 page 8/23 ## 3 Functional description ## 3.1 Input digital glitch / debounce filter In order to reduce glitches and noise at the inputs, a digital filter is implemented between the input state comparator and the input state register, making an analog RC filter unnecessary for most applications. Being placed in the front end of the module, this filter increases the transient immunity of the SCLT and its SPI logic circuitry. The digital filter consists of a 2-step sampling circuit that is controlled by an oscillator as shown on Figure 6. Figure 6. Two step digital filter placed after the analog section of the logic input The filtering time t<sub>FT</sub> is set by the external oscillator resistor and is a function of the oscillator period t<sub>CKF</sub>: - 2 x t<sub>CKF</sub> < t<sub>FT</sub> < 3 x t<sub>CKF</sub> - t<sub>CKF</sub> = Divider ratio x t<sub>OSC</sub> The clock divider ratio is set to 8 when the pin DVR is connected to $COM_S$ or it is set to 64 when it is connected to $V_{DD}$ . This delay time can be adjusted as shown on the Table 8. DS11042 - Rev 6 page 9/23 | • | _ | _ | _ | | | _ | | | | |-------------------------------------------|-----------------------------------|----|----------------|-----|-----|-----|---------|-------|------| | Input speed | | | Fa | ast | | Med | lium | Sle | ow | | Maximum input frequency (kHz) (1) | | 3 | 80 | 11 | 1.4 | 2 | .5 | 0.186 | | | Filter time (µs) (min/max) <sup>(2)</sup> | t <sub>FT</sub> | 18 | 33 | 45 | 88 | 210 | 400 | 2680 | 5380 | | CKF period (µs) (min/max) | t <sub>CKF</sub> | 9 | 11 | 23 | 29 | 106 | 133 | 1344 | 1792 | | Oscillator resistance (kΩ) | Rosc | 5 | 51 | 1: | 50 | 8 | 82 1200 | | 00 | | DVR connection | COM <sub>S</sub> COM <sub>S</sub> | | M <sub>S</sub> | VI | DD | V | OD | | | | Divider ratio | 8 8 6 | | 4 | 6 | 4 | | | | | Table 8. Typical setting of the digital glitch filter timings Figure 7. Relative variation of minimum filter time $t_{\text{FT}}$ versus junction temperature $T_{\text{J}}$ Related links - AN2846: SCLT3-8 - guidelines for use in industrial automation applications DS11042 - Rev 6 page 10/23 <sup>1.</sup> SPI sampling effect is not taken into account. <sup>2.</sup> Custom resistor value can be used to set a particular filter time $t_{FT}$ . For additional information about input signal frequency limitation and particular filter time settings, please refer to AN2846. ## 3.2 Operation of the SCLT3-8Bx with SPI bus $(C_{POL} = 0, C_{PHA} = 0)$ The SPI bus master controller manages the data transfer with the chip select signal /CS and controls the data shift in the register with the clock SCK signal. CS SCK MOSI MSE 14 13 12 3 2 LSB<sub>M</sub> MSB<sub>S</sub> MSB<sub>S</sub> 13 12 2 LSBs $MSB_M$ MISO 14 16 DATA CAPTURE Figure 8. Serial data format frame The transfer of the SCLT3-8Bx input states in the SPI registers starts when the chip select /CS signal falls and ends when this /CS is rising back. The transfer of data out of the SCLT3-8Bx slave MISO output starts immediately when the chip select /CS goes low. Then, the input MOSI is captured and presented to the shift register on each rising edge of the clock SCK. And the data are shifted in this register on each falling edge of the serial clock SCK, the data bits being written on the output MISO with the most significant bit first. ### 3.2.1 The serial data Input MOSI This input signal MOSI is used to shift external data bits into the SCLT3-8Bx register from the most significant MSB bit to the lower significant one LSB. The data bits are captured by the SCLT3-8Bx on the rising edge of the serial clock signal SCK. ### 3.3 The SPI data transfer operation #### 3.3.1 The SPI data frame The selected structure of the SPI is a 16-bit word in order to be able to implement the input state data and some control bits such as the UVA alarm, the 4 checksum bits and the two low and high state stop bits. Depending on the biasing of the SPM pin, the data frame is 8-bits or 16-bits. When SPM is grounded, 16 bits are transmitted - 8 input data bits and 8 control bits. When SPM is connected to $V_{DD}$ , only the 8 input data bits are transmitted. DS11042 - Rev 6 page 11/23 #### 3.3.2 The SPI data transfer The SCLT3-8Bx transfers its 16 data bits through the SPI within one chip select Hi-Lo-Hi sequence. So, this length defines the minimum length that the shift register of the SPI master controller is able to capture: 16 bits. The Table 8 shows the 16-bit mode way the data are transferred starting from the data bits, the control bits and ending by a stop bit. | Bit # | LSB | Bit 1 | Bit 2 | Bit 3 | Bit 4 | Bit 5 | Bit 6 | Bit 7 | |---------|---------------------|-------|--------|--------|--------|--------|--------|---------------------| | Control | High <sup>(1)</sup> | Low | PC4 | PC3 | PC2 | PC1 | /OTA | /UVA | | Bit # | Bit 8 | Bit 9 | Bit 10 | Bit 11 | Bit 12 | Bit 13 | Bit 14 | MSB | | Data | IN 1 | IN 2 | IN 3 | IN 4 | IN 5 | IN 6 | IN 7 | IN 8 <sup>(2)</sup> | Table 9. SPI data transfer organization versus SCLT3-8Bx input states with SPM = 0 ## 3.4 Control bit signals of the SPI transferred data frame #### 3.4.1 The power bus voltage monitoring The UVA circuit generates the alarm /UVA that is active low when the power bus voltage is lower than the activation threshold $V_{CON}$ , 17 V typical, and it is disabled high when the power bus voltage rises above the threshold $V_{COFF}$ , 18 V typical. #### 3.4.2 The over temperature alarm The alarm signal /OTA is enabled, low state active, when the junction temperature is higher than the activation threshold $T_{ON}$ , 150 °C typical, and it is disabled when the junction temperature falls below the threshold $T_{OFF}$ , 140 °C typical. ### 3.4.3 The parity checksum bits calculation and transfer The aim of the parity checksum bit is to detect one error in the transferred SPI word. Several parity checksum bits are generated and transmitted through the SPI on the control bit #2 to #5. In order to calculate parity bit, "exclusive NOR" operations are performed as follow: PC1 PC2 PC3 PC4 Figure 9. SCLT3-8Bx parity bit calculation example DS11042 - Rev 6 page 12/23 <sup>1.</sup> Last OUT <sup>2.</sup> First OUT ## 3.5 Loss of V<sub>CC</sub> power supply The operation of the SCLT3-8Bx is extended below the levels required in the IEC 61131-2 standard to allow the implementation of the under voltage alarm UVA as described the SPI control bit section. If there is no more power feeding on the $V_{CC}$ input, the SCLT3-8Bx chip goes to sleep mode, and the MISO output is forced in low state during SPI transfer attempt. The last SPI control data bit is a stop bit placed normally in high state all time: the loss of power supply is detected by checking its state: if low, the output is disabled by the internal power reset POR. This POR signal is active in low state when $V_C$ is less than 9 V or the internal power supply $V_{DD}$ is less than 3.25 V. Table 10. Logic state of the SPI output versus the power loss signal POR and the SPI chip select /CS | POR | /CS | MISO | /MISO | SPI status | | | |-----|-----|------|-------|---------------------------------------|--|--| | 1 | 1 | Z | Z | Normal with no communication | | | | 1 | 0 | 1 | 0 | Normal with communication | | | | 1 | 0 | 0 | 1 | Normal with communication | | | | 0 | 1 | Z | Z | Power loss with no communication | | | | 0 | 0 | 0 | 1 | Power loss with communication attempt | | | Figure 10. Logic status of the SCLT3-8Bx power supply DS11042 - Rev 6 page 13/23 Figure 11. Typical limiting current I<sub>LIM</sub> versus junction temperature T<sub>j</sub> ## 3.6 Type 2 sensor inputs The input current (6 mA min) of Type 2 input requires the use of two inputs of SCLT3-8Bx in parallel. The current of each channel is set to 3.5 mA by setting $R_{REF}$ to 9.1 k $\Omega$ . The effective current is then 7 mA nominal. The proper voltage drop across the input resistor is maintained by reducing the input resistance from 2.2 k $\Omega$ to 0.75 k $\Omega$ . Note: On the Figure 12 for greater robustness against surges, place a 1.5 k $\Omega$ resistor on each channel and connect them in parallel to get equivalent resistance value of 0.75 k $\Omega$ . DS11042 - Rev 6 page 14/23 ## 4 Package information In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: www.st.com. ECOPACK is an ST trademark. ## 4.1 QFN-48L 7.0 x 7.0 mm package information Figure 14. QFN-48L 7.0 x 7.0 mm package outline Table 11. QFN-48L 7.0 x 7.0 mm package mechanical data | | Dimensions | | | | | | | |------|------------|-------------|------|-----------------------|--------|--------|--| | Ref. | | Millimeters | | Inches <sup>(1)</sup> | | | | | | Min. | Тур. | Max. | Min. | Тур. | Max. | | | Α | 0.80 | 0.90 | 1.00 | 0.0315 | 0.0354 | 0.0394 | | | A1 | | 0.02 | 0.05 | | 0.0008 | 0.0020 | | | A3 | | 0.203 | | | 0.008 | | | | b | 0.18 | 0.25 | 0.30 | 0.0071 | 0.0100 | 0.0118 | | | D | | 7.00 | | | 0.275 | | | | Е | | 7.00 | | | 0.275 | | | | е | | 0.50 | | | 0.019 | | | | D2 | 5.00 | 5.15 | 5.25 | 0.197 | 0.203 | 0.206 | | | E2 | 5.00 | 5.15 | 5.25 | 0.197 | 0.203 | 0.206 | | | K | 0.20 | | | 0.008 | | | | | L | 0.30 | 0.40 | 0.50 | 0.011 | 0.015 | 0.019 | | <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. DS11042 - Rev 6 page 15/23 Figure 15. Footprint recommendations Figure 16. Marking Dot indicates pin 1 ST logo ECOPACK grade Z = manufacturing location and traceability information yww = datecode y = year ww = week Figure 17. Package orientation in reel Pin 1 located according to EIA-481 Note: Pocket dimensions are not on scale. Only pin 1 mark must be used to orient the component for its placement on a PCB. Figure 18. Tape and reel orientation Figure 19. 13" reel dimensions values (mm) Figure 20. Inner box dimension values DS11042 - Rev 6 page 16/23 Figure 21. Tape outline Note: Pocket dimensions are not on scale Pocket shape may vary depending on package Table 12. Tape dimension values | | Dimensions | | | | | |------|-------------|-------|-------|--|--| | Ref. | Millimeters | | | | | | | Min. | Тур. | Max. | | | | D0 | 1.50 | 1.55 | 1.60 | | | | D1 | 1.50 | | | | | | F | 7.40 | 7.50 | 7.60 | | | | K0 | 1.00 | 1.10 | 1.20 | | | | P0 | 3.90 | 4.00 | 4.10 | | | | P1 | 11.90 | 12.00 | 12.10 | | | | P2 | 1.90 | 2.00 | 2.10 | | | | W | 15.70 | 16.00 | 16.30 | | | DS11042 - Rev 6 page 17/23 ## 4.2 HTSSOP-38 package information Figure 22. HTSSOP-38 package outline Table 13. HTSSOP-38 package mechanical data | | Dimensions | | | | | | |------|-------------|------|------|-----------------------|-------|-------| | Ref. | Millimeters | | | Inches <sup>(1)</sup> | | | | | Min. | Тур. | Max. | Min. | Тур. | Max. | | Α | | | 1.10 | | | 0.043 | | A1 | 0.05 | | 0.15 | 0.002 | | 0.006 | | A2 | 0.85 | 0.90 | 0.95 | 0.033 | 0.035 | 0.037 | | b | 0.17 | | 0.27 | 0.007 | | 0.011 | | С | 0.09 | | 0.20 | 0.003 | | 0.008 | | D | 9.60 | 9.70 | 9.80 | 0.378 | 0.382 | 0.386 | | E1 | 4.30 | 4.40 | 4.50 | 0.169 | 0.173 | 0.177 | | е | | 0.50 | | | 0.020 | | | Е | | 6.40 | | | 0.252 | | | L | 0.50 | 0.60 | 0.70 | 0.020 | 0.024 | 0.027 | | Р | 6.40 | 6.50 | 6.60 | 0.252 | 0.256 | 0.260 | | P1 | 3.10 | 3.20 | 3.30 | 0.122 | 0.126 | 0.130 | | Ø | 0° | | 8° | 0° | | 8° | <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. DS11042 - Rev 6 page 18/23 7.10 4.50 3.30 7.10 4.50 3.30 Figure 24. Marking Z E SCLT3-8BT8 F y ww Dot indicates pin 1 Z = manufacturing location and traceability information ST logo yww = datecode ECOPACK grade y = year E = eco level ww = week F = traceability information Figure 25. Package orientation in reel Note: Pocket dimensions are not on scale. Only pin 1 mark must be used to orient the component for its placement on a PCB. Maximum cover tape thickness 0.1 mm Sprocket hole Figure 27. 13" reel dimensions values (mm) Figure 28. Inner box dimension values DS11042 - Rev 6 page 19/23 Figure 29. Tape outline Note: Pocket dimensions are not on scale Pocket shape may vary depending on package Table 14. Tape dimension values | | Dimensions | | | | | |------|-------------|-------|-------|--|--| | Ref. | Millimeters | | | | | | | Min. | Тур. | Max. | | | | D0 | 1.50 | 1.55 | 1.60 | | | | D1 | 1.50 | | | | | | F | 7.40 | 7.50 | 7.60 | | | | K0 | 1.40 | 1.50 | 1.60 | | | | P0 | 3.90 | 4.00 | 4.10 | | | | P1 | 11.90 | 12.00 | 12.10 | | | | P2 | 1.90 | 2.00 | 2.10 | | | | W | 15.70 | 16.00 | 16.30 | | | DS11042 - Rev 6 page 20/23 ## 5 Ordering information Figure 30. Ordering information scheme Table 15. Ordering information | Order code | Marking <sup>(1)</sup> | Package | Weight | Base qty. | Delivery mode | |---------------|------------------------|-------------------|--------|-----------|---------------| | SCLT3-8BT8-TR | SCLT3-8BT8 | HTSSOP-38 | 114 mg | 2500 | Tape and reel | | SCLT3-8BT8 | SCLT3-8BT8 | HTSSOP-38 | 114 mg | 50 | Tube | | SCLT3-8BQ7-TR | SCLT3-8BQ7 | QFN-48L 7.0 x 7.0 | 130 mg | 2500 | Tape and reel | <sup>1.</sup> The marking can be rotated to differentiate assembly location. DS11042 - Rev 6 page 21/23 ## **Revision history** Table 16. Document revision history | Date | Revision | Changes | |-------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 29-Jul-2016 | 1 | Initial release. | | 12-Nov-2015 | 2 | Updated Table 4. | | 05-Dec-2016 | 3 | Added part number previously included in the datasheet DocID15191. Updated document accordingly. Minor text changes. | | 07-Oct-2021 | 4 | Updated Figure 2. | | 03-Jan-2022 | 5 | Updated Section 5 Ordering information. | | 12-Jun-2023 | 6 | Updated <i>Features</i> , <i>Descrition</i> , <i>Application</i> , Figure 2, Figure 4, Table 6, Table 7, Section 3.1, Section 4.1 QFN-48L 7.0 x 7.0 mm package information and Section 4.2 HTSSOP-38 package information. | DS11042 - Rev 6 page 22/23 #### **IMPORTANT NOTICE - READ CAREFULLY** STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgment. Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of purchasers' products. No license, express or implied, to any intellectual property right is granted by ST herein. Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product. ST and the ST logo are trademarks of ST. For additional information about ST trademarks, refer to <a href="https://www.st.com/trademarks">www.st.com/trademarks</a>. All other product or service names are the property of their respective owners. Information in this document supersedes and replaces information previously supplied in any prior versions of this document. © 2023 STMicroelectronics – All rights reserved DS11042 - Rev 6 page 23/23