

# SmartLEWIS™ RX+ TDA5225

Enhanced Sensitivity Multi-Channel  
Quad-Configuration Receiver  
with Digital Slicer

Wireless Control



Never stop thinking.

**Edition February 19, 2010**

**Published by Infineon Technologies AG,  
Am Campeon 1 - 12  
85579 Neubiberg, Germany**

**© Infineon Technologies AG February 19, 2010.  
All Rights Reserved.**

**Attention please!**

The information herein is given to describe certain components and shall not be considered as a guarantee of characteristics.

Terms of delivery and rights to technical change reserved.

We hereby disclaim any and all warranties, including but not limited to warranties of non-infringement, regarding circuits, descriptions and charts stated herein.

**Information**

For further information on technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies Office in Germany or the Infineon Technologies Companies and our Infineon Technologies Representatives worldwide ([www.infineon.com](http://www.infineon.com)).

**Warnings**

Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies Office.

Infineon Technologies Components may only be used in life-support devices or systems with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system, or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body, or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.

# SmartLEWIS™ RX+ TDA5225

Enhanced Sensitivity Multi-Channel  
Quad-Configuration Receiver  
with Digital Slicer

Wireless Control

Never stop thinking.



**Revision Number:** **010**  
**Revision History:** **2010-02-19**

V1.0

Previous Version: TDA5225\_v0.2

|           |                                                                                    |
|-----------|------------------------------------------------------------------------------------|
| Page      | Subjects (major changes since last revision)                                       |
| Page 26   | Update of Figure 9                                                                 |
| Page 28   | Update of Figure 10                                                                |
| Page 30   | AFC limitation added                                                               |
| Page 32   | AGC setting proposal added                                                         |
| Page 33   | New Section 2.4.6.5 ADC added                                                      |
| Page 34   | Additional information on RSSIPRX register inserted                                |
| Page 40   | Update of Figure 19                                                                |
| Page 41   | Update of Figure 20                                                                |
| Page 45   | Additional hint on clock and data recovery algorithm of the user software inserted |
| Page 49   | Limitation for ISx readout and Burst-read function added                           |
| Page 51   | Limitation for Burst-read function added                                           |
| Page 77   | Additional hints added                                                             |
| Page 79   | Adaption of Section 4.1                                                            |
| Page 82   | New item C7 added                                                                  |
| Page 90 f | Comments added for items I6, I7, I8, I9, J11, J12                                  |
| Page 90   | Item J1 updated                                                                    |
| Page 95   | BOM components C7, C8, L1, R2 and R3 updated                                       |
|           |                                                                                    |
|           |                                                                                    |
|           |                                                                                    |
|           |                                                                                    |
|           |                                                                                    |

---

**We Listen to Your Comments**

Any information within this document that you feel is wrong, unclear or missing at all?  
Your feedback will help us to continuously improve the quality of this document.  
Please send your proposal (including a reference to this document) to:

[Wirelesscontrol@infineon.com](mailto:Wirelesscontrol@infineon.com)



| <b>Table of Contents</b> |                                           | <b>Page</b> |
|--------------------------|-------------------------------------------|-------------|
| <b>1</b>                 | <b>Product Description</b>                | 7           |
| 1.1                      | Overview                                  | 7           |
| 1.2                      | Features                                  | 8           |
| 1.3                      | Applications                              | 8           |
| <b>2</b>                 | <b>Functional Description</b>             | 9           |
| 2.1                      | Pin Configuration                         | 9           |
| 2.2                      | Pin Definition and Pin Functionality      | 10          |
| 2.3                      | Functional Block Diagram                  | 15          |
| 2.4                      | Functional Block Description              | 16          |
| 2.4.1                    | Architecture Overview                     | 16          |
| 2.4.2                    | Block Overview                            | 17          |
| 2.4.3                    | RF/IF Receiver                            | 17          |
| 2.4.4                    | Crystal Oscillator and Clock Divider      | 21          |
| 2.4.5                    | Sigma-Delta Fractional-N PLL Block        | 24          |
| 2.4.5.1                  | PLL Dividers                              | 25          |
| 2.4.5.2                  | Digital Modulator                         | 25          |
| 2.4.6                    | ASK and FSK Demodulator                   | 26          |
| 2.4.6.1                  | ASK Demodulator                           | 26          |
| 2.4.6.2                  | FSK Demodulator                           | 27          |
| 2.4.6.3                  | Automatic Frequency Control Unit (AFC)    | 27          |
| 2.4.6.4                  | Digital Automatic Gain Control Unit (AGC) | 29          |
| 2.4.6.5                  | Analog to Digital Converter (ADC)         | 33          |
| 2.4.7                    | RSSI Peak Detector                        | 34          |
| 2.4.8                    | Digital Baseband (DBB) Receiver           | 36          |
| 2.4.8.1                  | Data Filter                               | 36          |
| 2.4.8.2                  | Wake-Up Generator                         | 37          |
| 2.4.9                    | Power Supply Circuitry                    | 39          |
| 2.4.9.1                  | Supply Current                            | 41          |
| 2.4.9.2                  | Chip Reset                                | 42          |
| 2.5                      | System Interface                          | 44          |
| 2.5.1                    | Interfacing to the TDA5225                | 44          |
| 2.5.1.1                  | Control Interface                         | 45          |
| 2.5.1.2                  | Data Interface                            | 45          |
| 2.5.2                    | Digital Output Pins                       | 48          |
| 2.5.3                    | Interrupt Generation Unit                 | 48          |
| 2.5.4                    | Digital Control (4-wire SPI Bus)          | 51          |
| 2.5.4.1                  | Timing Diagrams                           | 55          |
| 2.5.5                    | Chip Serial Number                        | 56          |
| 2.6                      | System Management Unit (SMU)              | 57          |
| 2.6.1                    | Master Control Unit (MCU)                 | 57          |
| 2.6.1.1                  | Overview                                  | 57          |
| 2.6.1.2                  | Run Mode Slave (RMS)                      | 58          |

---

|          | <b>Table of Contents</b>                             | <b>Page</b> |
|----------|------------------------------------------------------|-------------|
| 2.6.1.3  | HOLD Mode .....                                      | 59          |
| 2.6.1.4  | SLEEP Mode .....                                     | 60          |
| 2.6.1.5  | Self Polling Mode (SPM) .....                        | 60          |
| 2.6.1.6  | Automatic Modulation Switching .....                 | 64          |
| 2.6.1.7  | Multi-Channel in Self Polling Mode .....             | 64          |
| 2.6.1.8  | Run Mode Self Polling (RMSP) .....                   | 64          |
| 2.6.2    | Polling Timer Unit .....                             | 67          |
| 2.6.2.1  | Self Polling Mode .....                              | 68          |
| 2.6.2.2  | Constant On-Off Time (COO) .....                     | 68          |
| 2.6.2.3  | Active Idle Period Selection .....                   | 71          |
| 2.7      | Definitions .....                                    | 72          |
| 2.7.1    | Definition of Bit Rate .....                         | 72          |
| 2.7.2    | Definition of Manchester Duty Cycle .....            | 72          |
| 2.7.3    | Definition of Power Level .....                      | 75          |
| 2.7.4    | Symbols of SFR Registers and Control Bits .....      | 75          |
| 2.8      | Digital Control (SFR Registers) .....                | 76          |
| 2.8.1    | SFR Address Paging .....                             | 76          |
| 2.8.2    | SFR Register List and Detailed SFR Description ..... | 76          |
| <b>3</b> | <b>Applications</b> .....                            | <b>77</b>   |
| 3.1      | Configuration Example .....                          | 78          |
| <b>4</b> | <b>Reference</b> .....                               | <b>79</b>   |
| 4.1      | Electrical Data .....                                | 79          |
| 4.1.1    | Absolute Maximum Ratings .....                       | 79          |
| 4.1.2    | Operating Range .....                                | 80          |
| 4.1.3    | AC/DC Characteristics .....                          | 81          |
| 4.2      | Test Circuit - Evaluation Board v1.0 .....           | 98          |
| 4.3      | Test Board Layout - Evaluation Board v1.0 .....      | 99          |
| 4.4      | Bill of Materials .....                              | 101         |
| <b>5</b> | <b>Package Outlines</b> .....                        | <b>103</b>  |
|          | <b>Appendix - Registers Chapter</b> .....            | 107         |

---

**Product Description**

## 1 Product Description

### 1.1 Overview

The IC is a low power ASK/FSK Receiver for the frequency bands 300-320, 425-450, 863-870 and 902-928 MHz.

The chip offers a very high level of integration and needs only a few external components.

The device is qualified to automotive quality standards and operates between -40 and +105°C at supply voltage ranges of 3.0-3.6 Volts or 4.5-5.5 Volts.

The receiver is realized as a double down conversion super-heterodyne/low-IF architecture each with image rejection. A fully integrated Sigma-Delta Fractional-N PLL Synthesizer allows for high-resolution frequency generation and uses a crystal oscillator as the reference. The on-chip temperature sensor may be utilized for temperature drift compensation via the crystal oscillator.

The high performance down converter is the key element for the exceptional sensitivity performance of the device which take it close to the theoretical top-performance limits. It demodulates the received ASK or FSK data stream independently which can then be accessed via separate pins. The RSSI output signal is converted to the digital domain with an ADC. All these signals are accessible via the 4-wire SPI interface bus. Up to 4 pre-configured telegram parameters can be stored into the device offering independent pre-processing of the received data to an extent not available till now. The down converter can be also configured in single-conversion mode at moderately reduced selectivity performance but at the advantage of omitting the IF ceramic filter.

## 1.2 Features

- Enhanced sensitivity receiver
- Multi-band/Multi-Channel (300-320, 425-450, 863-870 and 902-928 MHz)
- One crystal frequency for all supported frequency bands
- 21-bit Sigma-Delta Fractional-N PLL synthesizer with high resolution of 10.5 Hz
- Up to 4 parallel parameter sets for autonomous scanning and receiving from different sources
- Up to 12 different frequency channels are supported with 10.5 Hz resolution each
- Ultrafast Wake-up on RSSI
- Selectable IF filter bandwidth and optional external filters possible
- Double down conversion image reject mixer
- ASK and FSK capability
- Automatic Frequency Control (AFC) for carrier frequency offset compensation
- NRZ data processing capability
- Sliced data output
- RSSI peak detectors
- Wake-up generator and polling timer unit
- Unique 32-bit serial number
- On-chip temperature sensor
- Integrated timer usable for external watch unit
- Integrated 4-wire SPI interface bus
- Supply voltage range 3.0 Volts to 3.6 Volts or 4.5 Volts to 5.5 Volts
- Operating temperature range -40 to +105°C
- ESD protection +/- 2 kV on all pins
- Package PG-TSSOP-28

## 1.3 Applications

- Remote keyless entry systems
- Remote start applications
- Tire pressure monitoring
- Short range radio data transmission
- Remote control units
- Cordless alarm systems
- Remote metering

## 2 Functional Description

### 2.1 Pin Configuration



Figure 1 Pin-out

## 2.2 Pin Definition and Pin Functionality

**Table 1 Pin Definition and Function**

| Pin No. | Pad name  | Equivalent I/O Schematic                                                             | Function                                                               |
|---------|-----------|--------------------------------------------------------------------------------------|------------------------------------------------------------------------|
| 1       | IFBUF_IN  |    | Analog input<br>IF Buffer input<br><br>Note: Input is biased at VDDA/2 |
| 2       | IFBUF_OUT |   | Analog output<br>IF Buffer output                                      |
| 3       | GNDA      |                                                                                      | Analog ground                                                          |
| 4       | IFMIX_INP |  | Analog input + IF mixer input<br><br>Note: Input is biased at VDDA/2   |
| 5       | IFMIX_INN | see schematic of Pin 1 and 4                                                         | Analog input. - IF mixer input                                         |
| 6       | VDD5V     |                                                                                      | Analog input<br>5 Volt supply input                                    |

**Functional Description**

| Pin No. | Pad name | Equivalent I/O Schematic                                                             | Function                                                                                                                                          |
|---------|----------|--------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| 7       | VDDD     |     | Analog input digital supply input                                                                                                                 |
| 8       | VDDD1V5  |    | Analog output 1.5 Volt voltage regulator                                                                                                          |
| 9       | GNDD     |                                                                                      | Digital ground                                                                                                                                    |
| 10      | PP0      |  | Digital output CLK_OUT, RX_RUN, NINT, LOW, HIGH, DATA and DATA_MATCHFIL are programmable via a SFR (Special Function Register), default = CLK_OUT |

**Functional Description**

| Pin No. | Pad name | Equivalent I/O Schematic                                                             | Function                                                                                                                                   |
|---------|----------|--------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| 11      | PP1      | see schematic of Pin 10                                                              | Digital output<br>CLK_OUT,<br>RX_RUN,<br>NINT, LOW, HIGH,<br>DATA and<br>DATA_MATCHFIL<br>are programmable<br>via a SFR,<br>default = DATA |
| 12      | PP2      | see schematic of Pin 10                                                              | Digital output<br>CLK_OUT,<br>RX_RUN,<br>NINT, LOW, HIGH,<br>DATA and<br>DATA_MATCHFIL<br>are programmable<br>via a SFR,<br>default = NINT |
| 13      | P_ON     |  | Digital input<br>power-on reset                                                                                                            |
| 14      | XTAL1    |  | Analog input<br>crystal oscillator<br>input                                                                                                |

**Functional Description**

| Pin No. | Pad name | Equivalent I/O Schematic                                                             | Function                                 |
|---------|----------|--------------------------------------------------------------------------------------|------------------------------------------|
| 15      | XTAL2    |    | Analog output crystal oscillator output  |
| 16      | NCS      | see schematic of Pin 13                                                              | Digital input SPI enable                 |
| 17      | SCK      | see schematic of Pin 13                                                              | Digital input SPI clock                  |
| 18      | SDI      | see schematic of Pin 13                                                              | Digital input SPI data in                |
| 19      | SDO      | see schematic of Pin 10                                                              | Digital output SPI data out              |
| 20      | T1       |                                                                                      | Digital input, connect to Digital Ground |
| 21      | T2       |                                                                                      | Digital input, connect to Digital Ground |
| 22      | LNA_INN  |  | Analog input - RF input                  |
| 23      | LNA_INP  |  | Analog input + RF input                  |
| 24      | GNDRF    |                                                                                      | RF analog ground                         |

**Functional Description**

| Pin No. | Pad name | Equivalent I/O Schematic                                                             | Function                                                                                                                         |
|---------|----------|--------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|
| 25      | PP3      | see schematic of Pin 10                                                              | Digital output<br>RX_RUN,<br>NINT, LOW, HIGH,<br>DATA and<br>DATA_MATCHFIL<br>are programmable<br>via a SFR,<br>default = RX_RUN |
| 26      | RSSI     |   | Analog output<br>analog RSSI output/<br>analog test pin<br>ANA_TST                                                               |
| 27      | VDDA     |   | Analog input<br>Analog supply                                                                                                    |
| 28      | IF_OUT   |  | Analog output<br>IF output                                                                                                       |

## 2.3 Functional Block Diagram



**Figure 2 TDA5225 Block Diagram<sup>1)</sup>**

1) The function on each PPx port pin can be programmed via SFR (see also [Table 1](#)). Default values are given in squared brackets in [Figure 2](#).

## 2.4 Functional Block Description

### 2.4.1 Architecture Overview

A fully integrated Sigma-Delta Fractional-N PLL Synthesizer covers the frequency bands 300-320 MHz, 425-450 MHz, 863-870 MHz, 902-928 MHz with a high frequency resolution, using only one VCO running at around 3.6 GHz. This makes the IC most suitable for Multi-Band/Multi-Channel applications.

For Multi-Channel applications a very good channel separation is essential. To achieve the necessary high sensitivity and selectivity a double down conversion super-heterodyne architecture is used. The first IF frequency is located around 10.7 MHz and the second IF frequency around 274 kHz. For both IF frequencies an adjustment-free image frequency rejection feature is realized. In the second IF domain the filtering is done with an on-chip third order bandpass polyphase filter. A multi-stage bandpass limiter completes the RF/IF path of the receiver. For Single-Channel applications with relaxed requirements to selectivity, a single down conversion low-IF scheme can be selected.

For Multi-Channel systems where even higher channel separation is required, up to two (switchable) external ceramic (CER) filters can be used to improve the selectivity.

An RSSI generator delivers a DC signal proportional to the applied input power and is also used as an ASK demodulator. Via an anti-aliasing filter this signal feeds an ADC with 10 bits resolution.

The harmonic suppressed limiter output signal feeds a digital FSK demodulator. This block demodulates the FSK data and delivers an AFC signal which controls the divider factor of the PLL synthesizer.

A digital receiver, which comprises RSSI peak detectors, a matched data filter and a data slicer, decodes the received ASK or FSK data stream. The received data signal is accessible via one of the port pins.

The crystal oscillator serves as the reference frequency for the PLL phase detector, the clock signal of the Sigma-Delta modulator and divided by two as the 2<sup>nd</sup> local oscillator signal. To accelerate the start up time of the crystal oscillator two modes are selectable: a Low Power Mode (with lower precision) and a High Precision Mode.

## 2.4.2 Block Overview

The TDA5225 is separated into the following main blocks:

- **RF / IF Receiver**
- **Crystal Oscillator and Clock Divider**
- **Sigma-Delta Fractional-N PLL Synthesizer**
- **ASK / FSK Demodulator incl. AFC, AGC and ADC**
- **RSSI Peak Detector**
- **Digital Baseband Receiver**
- **Power Supply Circuitry**
- **System Interface**
- **System Management Unit**

## 2.4.3 RF/IF Receiver

The receiver path uses a double down conversion super-heterodyne/low-IF architecture, where the first IF frequency is located around 10.7 MHz and the second IF frequency around 274 kHz. For the first IF frequency an adjustment-free image frequency rejection is realized by means of two low-side injected I/Q-mixers followed by a second order passive polyphase filter centered at 10.7 MHz (PPF). The I/Q-oscillator signals for the first down conversion are delivered from the PLL synthesizer. The frequency selection in the first IF domain is done by an external CER filter (optionally by two, decoupled by a buffer amplifier). For moderate or low cost applications, this ceramic filter can be substituted by a simple LC Pi-filter or completely by-passed using the receiver as a single down conversion low-IF scheme with 274 kHz IF frequency. The down conversion to the second IF frequency is done by means of two high-side injected I/Q-mixers together with an on-chip third order bandpass polyphase filter (PPF2 + BPF). The I/Q-oscillator signals for the second down conversion are directly derived by division of two from the crystal oscillator frequency. The bandwidth of the bandpass filter (BPF) can be selected from 50 kHz to 300 kHz in 5 steps. For a frequency offset of -150 kHz to -120 kHz, the AFC (Automatic Frequency Control) function is mandatory. Activated AFC option might require a longer preamble sequence in the receive data stream.

The receiver enable signal (RX\_RUN) can be offered at each of the port pins to control external components. Whenever the receiver is active, the RX\_RUN output signal is active. Active high or active low is configurable via PPCFG2 register.

**Functional Description**

The frequency relations are calculated with the following formulas:

$$f_{IF1} = 10.7\text{MHz}$$

$$f_{IF2} = \frac{f_{IF1}}{39}$$

$$f_{\text{crystal}} = f_{IF2} \times 80$$

$$f_{LO2} = \frac{f_{\text{crystal}}}{2}$$

$$f_{LO1} = f_{\text{crystal}} \times NF_{\text{divider}}$$



**Figure 3 Block Diagram RF Section**

The front end of the receiver comprises an LNA, an image reject mixer and a digitally gain controlled buffer amplifier. This buffer amplifier allows the production spread of the on-chip signal strip, of external matching circuitry and RF SAW and ceramic IF filters to be trimmed. The second image reject mixer down converts the first IF to the second IF.

## Functional Description

The bandpass filter follows the subsequent formula:

$$f_{\text{center}} = \sqrt{f_{\text{corner, low}} \times f_{\text{corner, high}}}$$

Therefore asymmetric corner frequencies can be observed. The use of AFC results in more symmetry.

A multi-stage bandpass limiter at a center frequency of 274 kHz completes the receiver chain. The -3dB corner frequencies of the bandpass limiter are typically at 75 kHz and at 520 kHz.

An RSSI generator delivers a DC signal proportional to the applied input power and is also used as an ASK demodulator. Via a programmable anti-aliasing filter this signal is converted to the digital domain by means of a 10-bit ADC.

The limiter output signal is connected to a digital FSK demodulator.

The immunity against strong interference frequencies (so called blockers) is determined by the available filter bandwidth, the filter order and the 3<sup>rd</sup> order intercept point of the front end stages. For Single-Channel applications with moderate requirements to the selectivity the performance of the on-chip 3<sup>rd</sup> order bandpass polyphase filter might be sufficient. In this case no external filters are necessary and a single down conversion architecture can be used, which converts the input signal frequency directly to the 2<sup>nd</sup> IF frequency of 274 kHz.



**Figure 4 Single Down Conversion (SDC, no external filters required)**

For Multi-Channel applications or systems which demand higher selectivity the double down conversion scheme together with one or two external CER filters can be selected. The order of such ceramic filters is in a range of 3, so the selectivity is further improved and a better channel separation is guaranteed.

**Functional Description**

**Figure 5 Double Down Conversion (DDC) with one external filter**

For applications which demand very high selectivity and/or channel separation even two CER filters may be used. Also in applications where one channel requires a wider bandwidth than the other (e.g. TPMS and RKE) the second filter can be by-passed.


**Figure 6 Double Down Conversion (DDC) with two external filters**

## 2.4.4 Crystal Oscillator and Clock Divider

The crystal oscillator is a Pierce type oscillator which operates together with the crystal in parallel resonance mode. An automatic amplitude regulation circuitry allows the oscillator to operate with minimum current consumption. In SLEEP Mode, where the current consumption should be as low as possible, the load capacitor must be small and the frequency is slightly detuned, therefore all internal trim capacitors are disconnected. The internal capacitors are controlled by the crystal oscillator calibration registers XTALCALx. With a binary weighted capacitor array the necessary load capacitor can be selected.

Whenever a XTALCALx register value is updated, the selected trim capacitors are automatically connected to the crystal so that the frequency is precise at the desired value. The SFR control bit XTALHPMS can be used to activate the High Precision Mode also during SLEEP Mode.



Figure 7      Crystal Oscillator

### Recommended Trimming Procedure

- Set the registers XTALCAL0 and XTALCAL1 to the expected nominal values
- Set the TDA5225 to Run Mode Slave
- Wait for 0.5ms minimum
- Trim the oscillator by increasing and decreasing the values of XTALCAL0/1
- Register changes larger than 1 pF are automatically handled by the TDA5225 in 1 pF steps
- After the Oscillator is trimmed, the TDA5225 can be set to SLEEP mode and keeps these values during SLEEP mode
- Add the settings of XTALCAL0/1 to the configuration. It must be set after every power up or brownout!

### Using the High Precision Mode

As discussed earlier, the TDA5225 allows the crystal oscillator to be trimmed by the use of internal trim capacitors. It is also possible to use the trim functionality to compensate temperature drift of crystals.

During Run Mode (always when the receiver is active) the capacitors are automatically connected and the oscillator is working in the High Precision Mode.

On entering SLEEP Mode, the capacitors are automatically disconnected to save power.

If the High Precision Mode is also required for SLEEP Mode, the automatic disconnection of trim capacitors can be avoided by setting XTALHPMS to 1 (enable XTAL High Precision Mode during SLEEP Mode).

### External Clock Generation Unit

A built in programmable frequency divider can be used to generate an external clock source out of the crystal reference. The 20 bit wide division factor is stored in the registers CLKOUT0, CLKOUT1 and CLKOUT2. The minimum value of the programmable frequency divider is 2. This programmable divider is followed by an additional divider by 2, which generates a 50% duty cycle of the CLK\_OUT signal. So the maximum frequency at the CLK\_OUT signal is the crystal frequency divided by 4. The minimum CLK\_OUT frequency is the crystal frequency divided by  $2^{21}$ .

To save power, this programmable clock signal can be disabled by the SFR control bit CLKOUTEN. In this case the external clock signal is set to low.

## Functional Description

The resulting CLK\_OUT frequency can be calculated by:

$$f_{CLKOUT} = \frac{f_{sys}}{2 \cdot \text{divisionfactor}}$$



**Figure 8 External Clock Generation Unit**

The maximum CLK\_OUT frequency is limited by the driver capability of the PPx pin and depends on the external load connected to this pin. Please be aware that large loads and/or high clock frequencies at this pin may interfere with the receiver and reduce performance.

After Reset the PPx pin is activated and the division factor is initialized to 11 (equals  $f_{CLK\_OUT} = 998$  kHz).

A clock output frequency higher than 1 MHz is not supported.

For high sensitivity applications, the use of the external clock generation unit is not recommended.

## 2.4.5 Sigma-Delta Fractional-N PLL Block

The Sigma-Delta Fractional-N PLL is fully integrated on chip. The **Voltage Controlled Oscillator** (VCO) with on-chip LC-tank runs at approximately 3.6 GHz and is first divided with a band select divider by 1, 2 or 3 and then with an I/Q-divider by 4 which provides an orthogonal local oscillator signal for the first image reject mixer with the necessary high accuracy.

The multi-modulus divider determines the channel selection and is controlled by a 3<sup>rd</sup> order Sigma-Delta Modulator (SDM). A type IV phase detector, a charge pump with programmable current and an on-chip loop filter closes the phase locked loop.



Figure 9      Synthesizer Block Diagram

**When defining a Multi-Channel system, the correct selection of channel spacing is extremely important. A general rule is not possible, but following must be considered:**

- If an additional SAW filter is used, all channels including their tolerances have to be inside the SAW filter bandwidth.
- The distance between channels must be high enough, that no overlapping can occur. Strong input signals may still appear as recognizable input signal in the neighboring channel because of the limited suppression of IF Filters. Example: a typical 330kHz IF filter has at 10.3 MHz ( 10.7 MHz - 0.4 MHz ) only 30 dB suppression. A -70 dBm input signal appears like a -100 dBm signal, which is inside the receiver sensitivity. In critical cases the use of two IF filters must be considered. See also [Chapter 2.4.3 RF/IF Receiver](#).

#### 2.4.5.1 PLL Dividers

The divider chain consists of a band select divider 1/2/3, an I/Q-divider by 4 which provides an orthogonal 1st local oscillator signal for the first image reject mixer with the necessary high accuracy and a multi-modulus divider controlled by the Sigma-Delta Modulator. With the band select divider, the wanted frequency band is selected. Divide by 1 selects the 915 MHz and 868 MHz band, divide by 2 selects the 434 MHz band and divide by 3 selects the 315 MHz band. The ISM band selection is done via bit group BANDSEL in x\_PLLINTC1 register.

#### 2.4.5.2 Digital Modulator

The 3<sup>rd</sup> order **Sigma-Delta Modulator (SDM)** has a 22 bit wide input word, however the LSB is always high, and is clocked by the XTAL oscillator. This determines the achievable frequency resolution.

The **Automatic Frequency Control Unit** filters the actual frequency offset from the FSK demodulator data and calculates the necessary correction of the divider factor to achieve the nominal IF center frequency.

## Functional Description

## 2.4.6 ASK and FSK Demodulator



**Figure 10 Functional Block Diagram ASK/FSK Demodulator**

The IC comprises two separate demodulators for ASK and FSK.

After combining FSK and ASK data path, a sampling rate adaptation follows to meet an output oversampling between 8 and 16 samples per chip. Finally, an oversampling of 8 samples per chip can be achieved using a fractional sample rate converter (SRC) with linear interpolation (for further details see [Figure 15](#)).

### 2.4.6.1 ASK Demodulator

The RSSI generator delivers a DC signal proportional to the applied input power at a logarithmic scale (dBm) and is also used as an ASK demodulator. Via a programmable anti-aliasing filter this signal is converted to the digital domain by means of a 10-bit ADC. For the AM demodulation a signal proportional to the linear power is required. Therefore a conversion from logarithmic scale to linear scale is necessary. This is done in the digital domain by a nonlinear filter together with an exponential function. The analog RSSI signal after the anti-aliasing filter is available at the RSSI pin via a buffer amplifier. To enable this buffer the SFR control bit RSSIMONEN must be set. The anti-aliasing filter can be by-passed for visualization on the RSSI pin (see AAFBYP control bit).

### 2.4.6.2 FSK Demodulator

The limiter output signal, which has a constant amplitude over a wide range of the input signal, feeds the FSK demodulator. There is a configurable lowpass filter in front of the FSK demodulation to suppress the down conversion image and noise/limiter harmonics (FSK Pre-Demodulation Filter, PDF). This is realized as a 3<sup>rd</sup> order digital filter. The sampling rate after FSK demodulation is fixed and independent from the target data rate.

### 2.4.6.3 Automatic Frequency Control Unit (AFC)

In front of the image suppression filter a second FSK demodulator is used to derive the control signal for the **Automatic Frequency Control Unit**, which is actually the DC value of the FSK demodulated signal. This makes the AFC loop independent from signal path filtering and allows a wider frequency capture range of the AFC. The derivation of the AFC control signal is preferably done during the DC free preamble and is then frozen for the rest of the datagram.

Since the digital FSK demodulator determines the exact frequency offset between the received input frequency and the programmed input center frequency of the receiver, this offset can be corrected through the sigma delta control of the PLL. As shown in **Figure 10**, for AFC purposes a parallel demodulation path is implemented. This path does not contain the digital low pass filter (PDF, Pre-Demodulation Filter). The entire IF bandwidth, filtered by the analog bandpass filter only, is processed by the AFC demodulator.

There are two options for the active time of the AFC loop:

- 1. always on
- 2. active for a programmable time relative to a signal identification event

In the latter case the AFC can either be started or frozen relative to the signal identification. After the active time the offset for the sigma-delta PLL (SD PLL) is frozen.

The programming of the active time is especially necessary in case the expected frame structure contains a gap (noise) between wake-up and payload in order to avoid the AFC from drifting.

AFC works both for FSK and ASK. In the latter case the AFC loop only regulates during ASK data = high.

The maximum frequency offset generated by the AFC can be limited by means of the x\_AFCLIMIT register. This limit can be used to avoid the AFC from drifting in the presence of interferers or when no RF input signal is available (AFC wander). A maximum AFC limit of 42 kHz is recommended. AFC wandering needs to be kept in mind especially when using Run Mode Slave.



**Figure 11 AFC Loop Filter (I-PI Filtering and Mapping)**

The bandwidth (and thus settling time) of the loop is programmed by means of the integrator gain coefficients K1 and K2 (x\_AFCK1CFG and x\_AFCK2CFG register).

K1 mainly determines the bandwidth. K2 influences the dynamics/damping (overshoot) - smaller K2 means smaller overshoot, but slower dynamics. The bandwidth of the AFC loop is approximately 1.3\*K1.

To avoid residual FM, limiting the AFC BW to 1/20 ~ 1/40 of the bit rate is suggested, therefore K1 must be set to approximately 1/50 ~ 1/100 of the bit rate. For most applications K2 can be set equal to K1 (overshoot is then <25%).

When very fast settling is necessary K1 and K2 can be increased up to bit rate/10, however, in this case approximately 1dB sensitivity loss is to be expected due to the AFC counteracting the input FSK signal.

**AFC limitation** at Local Oscillator (LO) frequencies at multiples of reference frequency ( $f_{xtal}$ ). When AFC is activated and AFC drives the wanted LO frequency over the integer limit of Sigma Delta (SD) modulator, the SD modulator sticks at  $frac=1.0$  or  $frac=0.0$  due to saturation. So when AFC can change the integer value for the LO (register x\_PLLINTCy) within the frequency range LO-frequency  $\pm$  AFC-limit, a change of the LO injection side or a smaller AFC-limit is recommended.

The frequency offset found by AFC (AFC loop filter output) can be readout via register AFCOFFSET, when AFC is activated. The value is in signed representation and has a frequency resolution of 2.68 kHz/digit. The output can be limited by the x\_AFCLIMIT register.

#### 2.4.6.4 Digital Automatic Gain Control Unit (AGC)

Automatic Gain Control (AGC) is necessary mainly because of the limited dynamic range of the on-chip bandpass filter (BPF). The dynamic range reduces to less than 60dB in case of minimum BPF bandwidth.

AGC is used to cover the following cases:

1. ASK demodulation at large input signals
2. RSSI reading at large input signals
3. Improve IIP3 performance in either FSK or ASK mode

The 1<sup>st</sup> IF buffer (PPFBUF, see **Figure 3**) can be fine tuned "manually" by means of 4 bits thus optimizing the overall gain to the application (attenuation of 0dB to -12dB by means of IFATT0 to IFATT15 in DDC mode; SDC mode has lower IFATT range). This buffer allows the production spread of external components to be trimmed.

The gain of the 2<sup>nd</sup> IF path is set to three different values by means of an AGC algorithm. Depending on whether the receiver is used in single down conversion or in double down conversion mode the gain control in the 2<sup>nd</sup> IF path is either after the 2<sup>nd</sup> poly-phase network or in front of the 2<sup>nd</sup> mixer.

The AGC action is illustrated in the RSSI curve below:



**Figure 12** Analog RSSI output curve with AGC action ON (blue) vs. OFF (black)

### Digital RSSI, AGC and DeLog:

In order to match the analog RSSI signal to the **digital RSSI** output a correction is necessary. It adds an offset (RSSIOFFS) and modifies the slope (RSSISLOPE) such that standardized AGC levels and an appropriate DELOG table can be applied.

Upon entering the **AGC unit** the digital RSSI signal is passed through a Peak Memory Filter (PMF). This filter has programmable up and down integration time constants (PMFUP, PMFDN) to set attack respectively decay time. The integration time for decay time must be significantly longer than the attack time in order to avoid the AGC interfering with the ASK modulation.

The integrator is followed by two digital Schmitt triggers with programmable thresholds (AGCTLO; AGCTUP) - one Schmitt trigger for each of the two attack thresholds (two digital AGC switching points). The hysteresis of the Schmitt triggers is programmable (AGCHYS) and sets the decay threshold. The Schmitt triggers control both the analog gain as well as the corresponding (programmable) digital gain correction (DGC).

The difference ("error") signal in the PMF is actually a normalized version of the modulation. This signal is then used as input for the **DELOG** table.

### AGC threshold programming

The SFR description for the AGC thresholds are in dBs. The first value to set is the AGC threshold offset in AGCTHOFFS.

This value is the offset relative to 0 input (no noise, no signal), which for the default setting of gain, and assuming typical insertion loss of matching network and ceramic filter, can be extrapolated to be approximately -143dBm.

In this case the default setting of the AGCTHOFFS of 63.9dB corresponds to an input power of approximately -79dBm ( $= -143\text{dBm} + 63.9\text{dB}$ ).

The low (digital) AGC threshold is then  $-79 + 12.8\text{dB}$  (default AGCTLO) = -66dBm and the upper (digital) AGC threshold is  $-79 + 25.6\text{dB}$  (default AGCTUP) = -53dBm.

Therefore a margin of about 6dB is indicated before a degradation of the linearity of the 2<sup>nd</sup> IF can be observed when using the 50kHz BPF or even about 16dB when using the 300kHz BPF.

The input power level at which the AGC switches back to maximum gain is -66dBm - 21.3dB (default AGCHYS) = -87dBm. This provides enough margin against the minimum sensitivity.

---

**Functional Description**

When AGC is activated, RSSI is untrimmed, IFATT  $\leq$  5.6dB and the same RSSI offset should be applied for all bandpass filter settings, then the settings in **Table 2** can be applied, where a small reduction of the RSSI input range can be observed.

**Table 2 AGC Settings 1**
**AGC Threshold Hysteresis = 21.3 dB**
**AGC Digital RSSI Gain Correction = 15.5 dB**

| BPF     | RSSI Offset Compensation (untrimmed) <sup>1)</sup> | AGC Threshold Offset | AGC Threshold Low | AGC Threshold Up | RSSI Input Range Reduction |
|---------|----------------------------------------------------|----------------------|-------------------|------------------|----------------------------|
| 300 kHz | 32                                                 | 63.9 dB              | 8                 | 4                | 5 dB                       |
| 200 kHz | 32                                                 | 63.9 dB              | 6                 | 2                | 5 dB                       |
| 125 kHz | 32                                                 | 63.9 dB              | 5                 | 0                | 5 dB                       |
| 80 kHz  | 32                                                 | 51.1 dB              | 11                | 6                | 2.8 dB                     |
| 50 kHz  | 32                                                 | 51.1 dB              | 9                 | 5                | 0 dB                       |

1) Note: This value needs to be used for calculating the register value

For the full RSSI input range, the values in **Table 3** can be applied.

**Table 3 AGC Settings 2**
**AGC Threshold Hysteresis = 21.3 dB**
**AGC Digital RSSI Gain Correction = 15.5 dB**

| BPF     | RSSI Offset Compensation (untrimmed) <sup>1)</sup> | AGC Threshold Offset | AGC Threshold Low | AGC Threshold Up |
|---------|----------------------------------------------------|----------------------|-------------------|------------------|
| 300 kHz | -18                                                | 63.9 dB              | 5                 | 1                |
| 200 kHz | -18                                                | 51.1 dB              | 11                | 7                |
| 125 kHz | -18                                                | 51.1 dB              | 10                | 5                |
| 80 kHz  | 4                                                  | 51.1 dB              | 9                 | 5                |
| 50 kHz  | 32                                                 | 51.1 dB              | 9                 | 5                |

1) Note: This value needs to be used for calculating the register value

**Attack and Decay coefficients PMF-UP & PMF-DOWN:**

The settling time of the loop is determined by means of the integrator gain coefficients PMFUP and PMFDN, which need to be calculated from the wanted attack and decay times.

The ADC is running at a fixed sampling frequency of 274kHz. Therefore the integrator is integrating with  $PMFUP \cdot 274k$  per second, i.e. time constant is  $1/(PMFUP \cdot 274k)$ . The attack times are typically 16 times faster than the decay times.

Typical calculation of the coefficients by means of an example:

- $PMFUP = 2^{\text{round}}(\ln(\text{AttTime} / \text{BitRate} * 274\text{kHz}) / \ln(2))$
- $PMFDN = 2^{\text{round}}(\ln(\text{DecTime} / \text{BitRate} * 274\text{kHz}) / \ln(2)) / PMFUP$

where AttTime, DecTime = attack, decay time in number of bits

Note:  $PMFDN = \text{overall\_PMFDN} / PMFUP$

Example:

BitRate = 2kbps

AttTime = 0.1 bits

=>  $PMFUP = 2^{\text{round}}(\ln(0.1\text{bit}/2\text{kbps} * 274\text{kHz}) / \ln(2)) = 2^{\text{round}}(3.8) = 2^4$

DecTime = 2 bits

=>  $PMFDN = 2^{\text{round}}(\ln(2\text{bit}/2\text{kbps} * 274\text{kHz}) / \ln(2)) / PMFUP = 2^{\text{round}}(8.1) / 2^4 = 2^4$

Note: In case of ASK with large modulation index the attack time (PMFUP) can be up to a factor 2 slower due to the fact that the ASK signal has a duty cycle of 50% - during the ASK low duration the integrator is actually slightly discharged due to the decay set by PMFDN.

The AGC start and freeze times are programmable. The same conditions can be used as in the corresponding AFC section above. They will however, be programmed in separate SFR registers.

### 2.4.6.5 Analog to Digital Converter (ADC)

In front of the AD converter there is a multiplexer so that also temperature and VDDD can be measured (see [Figure 10](#)).

The default value of the ADC-MUX is RSSI (register ADCINSEL: 000 for RSSI; 001 for Temperature; 010 for VDDD/2).

After switching ADC-MUX to a value other than RSSI in SLEEP Mode, the internal references are activated and this ADC start-up lasts 100 $\mu$ s. So after this ADC start-up time the readout measurements may begin. The chip stays in this mode until reconfiguration of register ADCINSEL to setting RSSI. However, it is recommended to measure temperature during SLEEP mode (This is also valid for VDDD).

Readout of the 10-bit ADC has to be done via ADCRESH register (the lower 2 bits in ADCRESL register can be inconsistent and should not be used).

Typical the ADC refresh rate is 3.7  $\mu$ s. Time duration between two ADC readouts has to be at least 3.7  $\mu$ s, so this is already achieved due to the maximum SPI rate (16 bit for SPI command and address last 8 $\mu$ s at an SPI rate of 2MBit/s). The EOC bit (end of conversion) indicates a successful conversion additionally. Repetition of the readout measurement for several times is for averaging purpose.

The input voltage of the ADC is in the range of 1 .. 2 V. Therefore VDDD/2 (= 1.65 V typical) is used to monitor VDDD.

Further details on the measurement and calibration procedure for temperature and VDDD can be taken from the corresponding application note.

## 2.4.7 RSSI Peak Detector

The IC possesses digital RSSI peak level detectors. The RSSI level is averaged over 4 samples before it is fed to the peak detectors. This prevents the evaluated peak values to be dominated by single noise peaks.



Figure 13 Peak Detector Unit

**Peak Detector** is used to measure RSSI independent of a data transfer and to digitally trim RSSI. It is read via SFR RSSIPRX.

Observation of the RSSI signal is active whenever the RX\_RUN signal is high. The RSSIPRX register is refreshed and the Peak Detector is reset after every read access to RSSIPRX.

It may be required to read RSSIPRX twice to obtain the required result. This is because, for example, during a trim procedure in which the input signal power is reduced, after reading RSSIPRX, the peak detector will still hold the higher RSSI level. After reading RSSIPRX the lower RSSI level is loaded into the Peak Detector and can be read by reading RSSIPRX again.

Register RSSIPRX should not be read-out faster than 41 $\mu$ s in case AGC is ON (as register value would not represent the actual, but a lower value).

When the RX\_RUN signal is inactive, a read access has no influence to the peak detector value. The register RSSIPRX is reset to 0 at power up reset.

**Peak Detector Wake-Up RSSIPWU** (see [Figure 10](#)) is used to measure the input signal power during Wake-Up search. The internal signal RSSIPWU gets initialized to 0 at start of the first observation time window at the beginning of each configuration/channel. The peak value of this signal is tracked during Wake-Up search.

## Functional Description

In case of a Wake-Up, the actual peak value is written in the RSSIPWU register. Even in case no Wake-Up occurred, actual peak value is written in the RSSIPWU register at the end of the actual configuration/channel of the Self Polling period. So if no Wake-Up occurred, then the RSSIPWU register contains the peak value of the last configuration/channel of the Self Polling period, even in a Multi-Configuration/Multi-Channel setup. This functionality can be used to track RSSI during unsuccessful Wake-Up search due to no input signal or due to blocking RSSI detection.

For further details please refer to [Chapter 2.4.8.2 Wake-Up Generator](#) and [Chapter 2.6.2 Polling Timer Unit](#).



**Figure 14 Peak Detector Behavior**

### Recommended Digital Trimming Procedure

- Download configuration file (Run Mode Slave; RSSISLOPE, RSSIOFFS set to default, i.e. RSSISLOPE=1, RSSIOFFS=0)
- Turn off AGC (AGCSTART=0) and set gain to AGCGAIN=0
- Apply  $P_{IN1} = -85$  dBm RF input signal
- Read RSSIRX eleven times (minimum 10 ms in-between readings), use average of last ten readings (always), store as RSSIM1
- Apply  $P_{IN2} = -65$  dBm RF input signal
- Read RSSIRX eleven times (minimum 10 ms in-between readings), use average of last ten readings (always), store as RSSIM2
- Calculate measured RSSI slope  $SLOPEM = (RSSIM2 - RSSIM1) / (P_{IN2} - P_{IN1})$
- Adjust RSSISLOPE for required RSSI slope SLOPER as follows:  $RSSISLOPE = SLOPER / SLOPEM$
- Adjust RSSIOFFS for required value RSSIR2 at  $P_{IN2}$  as follows:  $RSSIOFFS = (RSSIR2 - RSSIM2) + (SLOPEM - SLOPER) * P_{IN2}$
- The new values for RSSISLOPE and RSSIOFFS have to be added to the configuration!

Notes:

1. The upper RF input level must stay well below the saturation level of the receiver (see [Chapter 2.4.6.4 Digital Automatic Gain Control Unit \(AGC\)](#))
2. The lower RF input level must stay well above the noise level of the receiver
3. If IF Attenuation is trimmed, this has to be done before trimming of RSSI
4. If RSSI needs to be trimmed in a higher input power range the AGCGAIN must be set accordingly

## 2.4.8 Digital Baseband (DBB) Receiver



**Figure 15 Functional Block Diagram Digital Baseband Receiver**

The digital baseband receiver comprises a matched data filter and a data slicer. The received data signal is accessible via one of the port pins.

### 2.4.8.1 Data Filter

The data filter is a matched filter (*MF*). The frequency response of a matched filter has ideally the same shape as the power spectral density (*PSD*) of the originally transmitted signal, therefore the signal-to-noise ratio (*SNR*) at the output of the matched filter becomes maximum. The input sampling rate of the baseband receiver has to be

## Functional Description

between 8 and 16 samples per chip. The oversampling factor within this range is depending on the data rate (see [Figure 10](#)). The MF has to be adjusted accordingly to this oversampling. After the MF a fractional sample rate converter (SRC) is applied using linear interpolation. Depending on the data rate decimation is adjusted within the range 1...2. Finally, at the output of the fractional SRC the sampling rate is adjusted to 8 samples per chip for further processing.

### 2.4.8.2 Wake-Up Generator

A wake-up generation unit is used only in the Self Polling Mode for the detection of exceeding a predefined level for RSSI, which then leads to a wake-up and to a change to Run Mode Self Polling.

A configurable observation time for Wake-up on RSSI can be set in the x\_WULOT register. The Wake-up on RSSI criterion can be handled very quickly for FSK modulation, while in case of ASK the nature of this modulation type has to be kept in mind.



**Figure 16 Wake-Up Generation Unit**

The threshold x\_WURSSITHy is used to decide whether the actual signal is a wanted signal or just noise. Any kind of interfering RSSI level can be blocked by using an RSSI blocking window. This window is determined by the thresholds x\_WURSSIBLy and x\_WURSSIBHy, where y represents the actual RF channel. These two thresholds can be evaluated during normal operation of the application to handle the actual interferer environment.

The blocking window can be disabled by setting x\_WURSSIBHy to the minimum value and x\_WURSSIBLy to the maximum value.



Figure 17 RSSI Blocking Thresholds

### Threshold evaluation procedure

A statistical noise floor evaluation using read register RSSIPMF (RMS operation) leads to the threshold  $x_{WURSSITHy}$ . The interferer thresholds  $x_{WURSSIBLy}$  and  $x_{WURSSIBHy}$  are disabled when they are set to their default values.

For evaluation of the interferer thresholds, either use register RSSIPMF for RMS operation or during SPM and WU (Wake-Up) on RSSI use register RSSIPWU to statistically evaluate the interferer band. Finally the thresholds  $x_{WURSSIBLy}$  and  $x_{WURSSIBHy}$  can be set. Further details can be seen in [Figure 10, Chapter 2.4.7 RSSI Peak Detector](#) and [Chapter 2.6.2.2 Constant On-Off Time \(COO\)](#).

NOTE: If e.g. an interferer ends/starts too close after/to the beginning/end of the observation time, then a decision level error can arise. This is due to the filter dynamics (settling time). Further, for interferer thresholds evaluation in SPM this changes interferer statistics. Several interferer measurements are recommended to suppress this, what makes sense anyway for a better distribution.

## 2.4.9 Power Supply Circuitry

The chip may be operated within a 5 Volts or a 3.3 Volts environment.



**Figure 18 Power Supply**

For operation within a 5 Volts environment (supply voltage range 1), the chip is supplied via the VDD5V pin. In this configuration the digital I/O pads are supplied via VDD5V and a 5 V to 3.3 V voltage regulator supplies the analog/RF section (only active in Run Modes).

When operating within a 3.3 Volts environment (supply voltage range 2), the VDD5V, VDDA and VDDD pins must be supplied. The 5 V to 3.3 V voltage regulators are inactive in this configuration.

The internal digital core is supplied by an additional 3.3 V to 1.5 V regulator.

The regulators for the digital section are controlled by the signal at P\_ON (Power On) pin. A low signal at P\_ON disables all regulators and set the IC in Power Down Mode. A low to high transition at P\_ON enables the regulators for the digital section and initiates a power on reset. The regulator for the analog section is controlled by the Master Control Unit and is active only when the RF section is active.

To provide data integrity within the digital units, a brownout detector monitors the digital supply. In case a voltage drop of VDDD below approximately 2.45 V is detected a RESET will be initiated.

**Functional Description**

A typical power supply application for a 3.3 Volts and a 5 Volts environment is shown in the figure below.



\*) When operating in a 5V environment, the voltage-drop across the voltage regulators 5  $\rightarrow$  3.3V has to be limited, to keep the regulators in a safe operating range. Resistive or capacitive loads (in excess to the scheme shown above) on pins VDDA and VDDD are not recommended.

**Figure 19 3.3 Volts and 5 Volts Applications**

### 2.4.9.1 Supply Current

In SLEEP Mode, the Master Control Unit switches the crystal oscillator into Low Power Mode (all internal load capacitors are disconnected) to minimize power consumption. This is also valid for Self Polling Mode during Off time (SPM\_OFF).

Whenever the chip leaves the SLEEP Mode/SPM\_OFF ( $t_1$ ), the crystal oscillator resumes operation in High Precision Mode and requires  $t_{COSCsettle}$  to settle at the trimmed frequency. At  $t_2$  the analog signal path (RF and IF section) and the RF PLL are activated. At  $t_3$  the chip is ready to receive data. The chip requires  $t_{RXstartup}$  when leaving SLEEP Mode/SPM\_OFF until the receiver is ready to receive data.

A transient supply current peak may occur at  $t_1$ , depending on the selected trimming capacitance. The average supply current drawn during  $t_{RFstartdelay}$  is  $I_{RF-FE-startup,BPFcal}$ .



<sup>\*)</sup> Run Mode covers the global chip states Run Mode Slave/ Receiver active in Self Polling Mode/ Run Mode Self Polling  
<sup>\*\*) I\_sleep\_low is valid in the chip states SLEEP / Off time during Self Polling Mode</sup>

**Figure 20 Supply Current Ramp Up/Down**

If the IF buffer amplifier or the clock generation feature (PPx pin active) are enabled, the respective currents must be added.

## Functional Description

### 2.4.9.2 Chip Reset

Power down and power on are controlled by the P\_ON pin. A LOW at this pin keeps the IC in Power Down Mode. All voltage regulators and the internal biasing are switched off. A high transition at P\_ON pin activates the appropriate voltage regulators and the internal biasing of the chip. A power up reset is generated at the same time.



**Figure 21** Reset Behavior

A second source that can trigger a reset is a brownout event. Whenever the integrated brownout detector measures a voltage drop below the brownout threshold on the digital

---

## Functional Description

supply, the integrity of the stored data and configuration can no longer be guaranteed; thus a reset is generated. While the supply voltage stays between the brownout and the functional threshold of the chip, the NINT signal is forced to low. When the supply voltage drops below the functional threshold, the levels of all digital output pins are undefined.

When the supply voltage raises above the brownout threshold, the IC generates a high pulse at NINT and remains in the reset state for the duration of the reset time. When the IC leaves the reset state, the Interrupt Status registers (IS0 and IS1) are set to 0xFF and the NINT signal is forced to low. Now, the IC starts operation in the SLEEP Mode, ready to receive commands via the SPI interface. The NINT signal will go high, when one of the Interrupt Status registers is read for the first time.

## 2.5 System Interface

In all applications, the TDA5225 receiver IC is attached to an external microcontroller. This so-called Application Controller executes a firmware which governs the TDA5225 by reading data from the receiver when data has been received on the RF channel and by configuring the receiver device. The TDA5225 features an easy to use System Interface, which is described in this chapter.

The TDA5225 supports the so-called Transparent Mode, which provides a rather rudimentary interface by which the incoming RF signal is demodulated and the corresponding data is made available to the Application Controller. The usage of the Transparent Mode will be described in [Chapter 2.5.1.2](#).

### 2.5.1 Interfacing to the TDA5225

The TDA5225 is interfacing with an application by three logical interfaces, see [Figure 22](#). The RF/IF interface handles the reception of RF signals and is responsible for the demodulation. Its physical implementation has been described in [Chapter 2.4.3](#) and [Chapter 2.4.8](#), respectively. The other two logical interfaces establish the connection to the Application Controller.

For the sake of clarity, the communication between the TDA5225 and the Application Controller is split into **control flow** and **data flow**. This separation leads to an independent definition of the data interface and the control interface, respectively.



**Figure 22** Logical and electrical System Interfaces of the TDA5225

### 2.5.1.1 Control Interface

The control interface is used in order to configure the TDA5225 after start-up or to re-configure it during run-time, as well as to properly react on changes in the status of the receiver in the Application Controller's firmware. The control interface offers a bi-directional communication link by which

- **configuration data** is sent from the Application Controller to the TDA5225,
- the receiver provides **status information** (e.g. information about the source of a received data stream, by reading out the interrupt status registers) as response to a request it has received from the Application Controller, and
- the TDA5225 autonomously **alerts** the Application Controller that a certain, configurable event has occurred (e.g. that a received signal is above a certain power level).

Configuration and status information are sent via the 4-wire SPI interface as described in [Chapter 2.5.4](#). The configuration data determines the behavior of the receiver, which comprises

- scheduling the inactive power-saving phases as well as the active receive phases,
- selecting the properties of the RF/IF interface configuration (e.g. carrier frequency selection, filter settings),
- configuring the properties of a received message (e.g. if the received signal strength is above a certain configurable RSSI threshold level).

Note that the TDA5225 receiver IC supports reception of multiple configuration sets on multiple channels in a time-based manner without reconfiguration. Thus, the RF/IF interface as well as the message properties support alternative settings, which can be activated autonomously by the receiver as part of the scheduling process.

In contrast to the high-level interface used for communicating configuration instructions and status information, alerts are emitted by the receiver on a digital output pin that may trigger external interrupts in the Application Controller. Note that the alerting conditions as well as the polarity of the output pin are configurable, see [Chapter 2.5.3](#).

### 2.5.1.2 Data Interface

The data interface between the Application Controller and the TDA5225 receiver IC is used for the transport of the received data, see [Figure 22](#). The features of the data interface depend on the selected mode of operation.

There are two possible receive modes:

- Transparent Mode - Matched Filter (TMMF)
- Transparent Mode - Raw Data Slicer (TMRDS)

Access points for these receive modes can be seen in [Figure 15](#).

### Transparent Mode - Matched Filter (TMMF)

The received data after the Matched Filter (Two-Chip Matched Filter) with an additional SIGN function is provided via the DATA\_MATCHFIL signal (PPx pin). In this mode sensitivity measurements with ideal data clock can be performed very simple. For further details see the block diagram in [Figure 15](#).

Sensitivity in this transparent mode is significantly depending on the implemented clock and data recovery algorithm of the user software in the application controller.



**Figure 23** Data interface for the Transparent Mode

### Transparent Mode - Raw Data Slicer (TMRDS)

This mode supports processing of data even without bi-phase encoding (e.g. NRZ encoding) by providing the received data via the One-Chip Matched Filter on the DATA signal (PPx pin). See more details in the block diagram in [Figure 15](#).

Sensitivity in this transparent mode is significantly depending on the implemented clock and data recovery algorithm of the user software in the application controller.

The data interface can be seen from [Figure 23](#).

Self Polling capabilities are possible as well, so Constant On-Off Mode and Wake-up on RSSI can be used. See also example for Configuration B in [Figure 24](#). The needed On time (latency through TDA5225) is configured in the corresponding On time registers of the chip. The interrupt for Wake-Up Config B (WUB) is enabled and suitable RSSI thresholds are set.

If the RSSI signal is in a valid threshold area, the TDA5225 changes to Run Mode Self Polling and an interrupt can be signaled to the Application Controller.

In case the RSSI signal is outside the valid threshold area, the chip stays in Self Polling Mode and the external controller gets no interrupt (as the desired RSSI level is not reached).

## Functional Description

When the actual processed configuration is the last configuration before the Off time, then the next programmed channel within the polling cycle would be the sequence of the Off time.

When data is available and the RSSI is within a valid threshold area, an interrupt is generated (NINT). So the Application Controller can process the data and decide about valid data.

In case the controller decides that wrong data was sent, the microcontroller can send the register command "EXTTOTIM" (see [Figure 43](#) and EXTPCMD register).

When the microcontroller detects valid data, then the controller can send the register command "EXTEOM found" (see [Figure 43](#) and EXTPCMD register) after completing the data reception.

The functionality described above can also be used for the receive mode TMMF, where the external microcontroller takes on responsibility for further data processing.



Figure 24 External Data Processing

## 2.5.2 Digital Output Pins

As long as the P\_ON pin is high, all digital output pins operate as described. If the P\_ON pin is low, all digital output pins are switched to high impedance mode.

The digital outputs PP0, PP1, PP2 and PP3 are configurable, where each of the signals CLK\_OUT, RX\_RUN, NINT, a LOW level (GND) and a HIGH level, DATA and DATA\_MATCHFIL can be routed to any of the four output pins. There is only one exception, CLK\_OUT is not available on PP3. The default configuration for these four output pins can be seen in [Table 1](#).

Each port pin can be inverted by usage of PPCFG2 register.

The RX\_RUN signal is active high for all Configurations by default. It can be deactivated for every Configuration separately. Every PPx can be configured with an individual RX\_RUN setup. This can be set in RXRUNCFG0 and RXRUNCFG1 registers.

### Interfacing to 3.3V Logic:

The TDA5225 is able to interface directly to a 3.3V logic, when chip is operated in 3.3V environment.

### Interfacing to 5V Logic:

The TDA5225 is able to interface directly to a 5V logic, when chip is operated in 5V environment.

### EMC Reduction of Digital I/Os:

Because electromagnetic distortion generated by digital I/Os may interfere with the high sensitivity radio receiver, it is recommended that all inputs are filtered by adding an RC low pass circuit.

## 2.5.3 Interrupt Generation Unit

The TDA5225 is able to signal interrupts (NINT signal) to the external Application Controller on one of the PPx port pins (for further details see [Chapter 2.5.2 Digital Output Pins](#)). The Interrupt Generation Unit receives all possible interrupts and sets the NINT signal based on the configuration of the Interrupt Mask registers (IM0 and IM1). The Interrupt Status registers (IS0 and IS1) are set from the Interrupt Generation Unit, depending on which interrupt occurred. The polarity of the interrupt can be changed in the PPCFG2 register. Please note that during power up and brownout reset, the polarity of NINT signal is always as described in [Chapter 2.4.9.2 Chip Reset](#).

A Reset event has the highest priority. It sets all bits in the Status registers to “1” and sets the interrupt signal to “0”. The first interrupt after the Reset event will clear the Status registers and will set the interrupt signal to “1”, even if this interrupt is masked.

An WU interrupt clears the complementary flags for WU.

## Functional Description

The Interrupt Status register is always cleared after read out via SPI.

It is not possible to disable the Power On Reset Indicator Interrupt using the Interrupt Mask registers.



Figure 25 Interrupt Generation Unit



Figure 26 Interrupt Generation Waveform (Example for Configuration A+B)

## Functional Description

The following handling mechanism for read-clear registers was chosen due to implementation of the Burst Read command:

- the current Interrupt Status (ISx) register 8-bit content is **latched** into the SPI shift register after the last address bit is clocked-in (**point A** in [Figure 27](#))
- the IS register is then **cleared** after last IS register bit is clocked out of the SPI interface (**point B** in [Figure 27](#))

Consequence: any interrupt event occurring in the window-time between points A and B is cleared at point B and not stored/shown in an later readout of ISx.

(However: NINT signal is toggling in any case, if occurring interrupt is not masked in IMx register)



**Figure 27 ISx Readout Set Clear Collision**

Please see also the **IMPORTANT NOTE** in the Burst Read section !

## 2.5.4 Digital Control (4-wire SPI Bus)

The control interface used for device control is a 4-wire SPI interface.

- *NCS* - select input, active low
- *SDI* - data input
- *SDO* - data output
- *SCK* - clock input: Data bits on *SDI* are read in at rising *SCK* edges and written out on *SDO* at falling *SCK* edges.

### Level definition:

logic 0 = low voltage level

logic 1 = high voltage level

**Note for non-Burst modes:** It is possible to send multiple frames while the device is selected. It is also possible to change the access mode while the device is selected by sending a different instruction.

**Note:** In all bus transfers MSB is sent first.

To **read from the device**, the SPI master has to select the SPI slave unit first. Therefore, the master must set the *NCS* line to low. After this, the instruction byte and the address byte are shifted in on *SDI* and stored in the internal instruction and address register. The data byte at this address is then shifted out on *SDO*. After completing the read operation, the master sets the *NCS* line to high.



**Figure 28** Read Register

## Functional Description

To **read from the device in Burst mode**, the SPI master has to select the SPI slave unit first. Therefore the master has to drive the NCS line to low. After the instruction byte and the start address byte have been transferred to the SPI slave (MSB first), the slave unit will respond by transferring the register contents beginning from the given start address (MSB first). Driving the NCS line to high will end the Burst frame.



**Figure 29** Burst Read Registers

**IMPORTANT NOTE - for being upwards compatible with further versions of the product, we give following strong recommendation:**

**For read-clear registers at address (N), no read-burst access stopping at address (N-1) is allowed, because read-clear register will be cleared without being read out. Use single read command to read out the register at address (N-1) or extend the burst read to include the read-clear register at address (N).**

To **write to the device**, the SPI master has to select the SPI slave unit first. Therefore, the master must set the NCS line to low. After this, the instruction byte and the address byte are shifted in on SDI and stored in the internal instruction and address register. The following data byte is then stored at this address.

After completing the writing operation, the master sets the NCS line to high.

Additionally the received address byte is stored into the register *SPIAT* and the received data byte is stored into the register *SPIDT*. These two **trace registers** are readable.

Therefore, an external controller is able to check the correct address and data transmission by reading out these two registers after each write instruction. The trace

## Functional Description

registers are updated at every write instruction, so only the last transmission can be checked by a read out of these two registers.



**Figure 30 Write Register**

To **write to the device in Burst mode**, the SPI master has to select the SPI slave unit first. Therefore the master has to drive the NCS line to low. After the instruction byte and the start address byte have been transferred to the SPI slave (MSB first) the successive data bytes will be stored into the automatically addressed registers.

To verify the SPI Burst Write transfer, the current address (start address, start address + 1, etc.) is stored in register SPIAT and the current data field of the frame is stored in register SPIDT. At the end of the Burst Write frame the latest address as well as the latest data field can be read out to verify the transfer. Note that some error in one of the intermediate data bytes can not be detected by reading SPIDT.

Driving the NCS line to high will end the Burst frame.

A single SPI Burst Write command can be applied very efficiently for data transfer either within a register block of configuration dependent registers or within the block of configuration independent registers.



**Figure 31 Burst Write Registers**

## Functional Description

The SPI also includes a safety feature by which the **checksum is calculated** with an XOR operation from the address and the data when writing SFR registers. The checksum is in fact an XOR of the data 8-bitwise after every 8 bits of the SPI write command. The calculated checksum value is automatically written in the SPICHKSUM register and can be compared with the expected value. After the SPICHKSUM register is read, its value is cleared.

In case of an SPI Burst Write frame, a checksum is calculated from the SPI start address and consecutive data fields.



Figure 32 SPI Checksum Generation

Table 4 Instruction Set

| Instruction | Description                  | Instruction Format |
|-------------|------------------------------|--------------------|
| WR          | Write to chip                | 0000 0010          |
| RD          | Read from chip               | 0000 0011          |
| WRB         | Write to chip in Burst mode  | 0000 0001          |
| RDB         | Read from chip in Burst mode | 0000 0101          |

### 2.5.4.1 Timing Diagrams



**Figure 33**    **Serial Input Timing**



**Figure 34**    **Serial Output Timing**

**Table 5 SPI Bus Timing Parameter**

| Symbol             | Parameter              |
|--------------------|------------------------|
| $f_{clock}$        | Clock frequency        |
| $t_{CLK\_H}$       | Clock High time        |
| $t_{CLK\_L}$       | Clock Low time         |
| $t_{setup}$        | Active setup time      |
| $t_{not\_setup}$   | Not active setup time  |
| $t_{hold}$         | Active hold time       |
| $t_{not\_hold}$    | Not active hold time   |
| $t_{Deselect}$     | Deselect time          |
| $t_{SDI\_setup}$   | SDI setup time         |
| $t_{SDI\_hold}$    | SDI hold time          |
| $t_{CLK\_SDO}$     | Clock low to SDO valid |
| $t_{SDO\_r}$       | SDO rise time          |
| $t_{SDO\_f}$       | SDO fall time          |
| $t_{SDO\_disable}$ | SDO disable time       |

## 2.5.5 Chip Serial Number

Every device contains a unique, preprogrammed 32-bit wide serial number. This number can be read out from SN3, SN2, SN1 and SN0 registers via the SPI interface. The TDA5225 always has SN0.6 set to 0 and SN0.5 set to 1.


**Figure 35 Chip Serial Number**

## 2.6 System Management Unit (SMU)

The System Management Unit consists of two main units:

- **Master Control Unit**, where the various operating modes can be configured.
- **Polling Timer Unit**, where the receiver's On and Off times and modes are defined. The Polling Timer Unit is only working in the Self Polling Mode.

### 2.6.1 Master Control Unit (MCU)

#### 2.6.1.1 Overview

The Master Control Unit controls the operation modes and the global states.

The transparent data stream can be processed externally by the Application Controller (see [Chapter 2.5.1.2 Data Interface](#)).

The following operation modes and the behavior of the Master Control Unit are fully automatic and only influenced by SFR settings and by incoming RF data streams.

The TDA5225 has two major operation modes, which are switched by SFR bit MSEL.

In **Slave Mode** the device is controlled via SPI by the external microcontroller. This mode supports:

- **Run Mode Slave (RMS)**, where the receiver is continuously active
- **SLEEP Mode**, where the receiver is switched off for power saving. This mode can also be used to change register settings
- **HOLD Mode**, allows register settings to be changed. The change to HOLD Mode and back to RMS is faster than changing to SLEEP Mode and back to RMS.

In Slave Mode, switching between configurations and channels, as well as between Run and SLEEP Mode must be initiated by the microcontroller.

In **Self Polling Mode**, TDA5225 autonomously polls for incoming RF signals. The receiver switches automatically between up to four configurations (Configuration A, B, C and D) and up to 3 channels per configuration (Further information can be found in [Chapter 2.6.2](#)).

Between the RF signal scans, the receiver is automatically switched to Low Power Mode for reducing the average power consumption. If an incoming signal fulfills the selected wake-up criterion an interrupt can be generated and Run Mode Self Polling will be entered.



**Figure 36 Global State Diagram**

### 2.6.1.2 Run Mode Slave (RMS)

In Run Mode Slave, the receiver is able to continuously scan for incoming data streams. Detection and validation of a wake-up criterion are not performed.

The transparent data stream can be processed externally by the Application Controller (see [Chapter 2.5.1.2 Data Interface](#)).

Run Mode Slave is entered by setting SFR CMC0 bits MSEL to 0 and SLRXEN to 1.

Configurations are switched via SFR bit group MCS in the CMC0 register. The RF channel in use can be selected in the x\_CHCFG register, the frequency selection is defined by SFRs x\_PLLINTCy, x\_PLLFRAC0Cy, x\_PLLFRAC1Cy, x\_PLLFRAC2Cy, where x = A, B, C or D and y = 1, 2 or 3.

The configuration may be changed only in SLEEP or in HOLD Mode before returning to the previously selected operation mode. This is necessary to restart the state machine

## Functional Description

with defined settings at a defined state. Otherwise the state machine may hang up. Reconfigurations in HOLD Mode are faster, because there is no Start-Up sequence.

The following flowchart and explanation show and help to understand the internal behavior of the Finite State Machine (FSM) in Run Mode Slave.



**Figure 37 Run Mode Slave**

### 2.6.1.3 HOLD Mode

This state (item 4 in **Figure 37**) is used for fast reconfiguration of the chip in Run Mode Slave. HOLD state can be reached after the Start-Up Sequencer and Initialization of the chip have been completed and the chip is working in state 3. To reconfigure the chip the SFR control bit HOLD must be set. After reconfiguration in this state the SFR control bit HOLD must be cleared again. After leaving the HOLD state, the INIT state is entered and the receiver can work with the new settings. Be aware that the time between changing the configuration and reinitialization of the chip has to be at least 40us. Take note that one SPI command for clearing the SFR control bit HOLD needs 24 bits or 12 $\mu$ s at an SPI data rate of 2.0Mbit/s. The remaining 28 $\mu$ s must be guaranteed by the application.



**Figure 38 HOLD State Behavior (INITPLLHOLD disabled)**

## Functional Description

In case of large frequency steps, an additional VAC routine (VCO Automatic Calibration) has to be activated when recovering from HOLD Mode (INITPLLHOLD bit). The maximum allowed frequency step in HOLD Mode without activation of VAC routine is depending on the selected frequency band. The limits are +/- 1 MHz for the 315 MHz band, +/- 1.5 MHz for the 434 MHz band and +/- 3 MHz for the 868/915 MHz band.

When this additional VAC routine is enabled, the TDA5225 starts initialization of the Digital Receiver block after release from HOLD and an additional Channel Hop time.



**Figure 39 HOLD State Behavior (INITPLLHOLD enabled)**

HOLD Mode is only available in Run Mode Slave. Configuration changes in Self Polling Mode have to be done by switching to SLEEP Mode and returning to Self Polling Mode after reconfiguration.

### 2.6.1.4 SLEEP Mode

The SLEEP Mode is a power save mode. The complete RF part is switched off and the oscillator is in Low Power Mode. As in HOLD Mode, the chip can be reconfigured. When switching from SLEEP to Run Mode Slave, the state machine starts with the internal Start-Up Sequence.

### 2.6.1.5 Self Polling Mode (SPM)

In Self Polling Mode TDA5225 autonomously polls for incoming RF wake-up data streams. At that time there is no processing load on the host microcontroller. When a wake-up criterion has been found, an interrupt can be generated and the TDA5225 mode will be changed to Run Mode Self Polling.

A general overview on a typically transmitted protocol and the behaviour of the TDA5225 is given in [Figure 40](#).



**Figure 40 SPM - TX-RX Interaction**

The transparent data stream can be processed externally by the Application Controller (see [Chapter 2.5.1.2 Data Interface](#)).

Self Polling Mode is entered by setting the MSEL register bit to 1.

Configuration changes are allowed only by switching to SLEEP Mode, and returning to Self Polling Mode after reconfiguration.

The **Polling Timer Unit** controls the timing for scanning (On time) and sleeping (Off time, SPM\_OFF). Up to four independent configuration sets (A, B, C and D) can automatically be processed, thus enabling scanning from different transmit sources. Additionally, up to 3 different frequency channels within each configuration may be scanned to support Multi-Channel applications. See also [Chapter 2.6.2 Polling Timer Unit](#). So a total number of up to 12 different frequency channels is supported.

The **Wake-Up Generation Unit** identifies, whether an incoming data stream matches the configurable wake-up criterion.

After fulfillment of the wake-up criterion, modulation can be switched automatically.

See also [Chapter 2.6.1.6 Automatic Modulation Switching](#) and [Chapter 2.5.1.2 Data Interface](#) (in Subsection TMRDS).

The following state diagrams and explanations help to illustrate the behavior during Self Polling Mode. First there is a search for a wake-up criterion according to Configuration A on up to three different channels. Then, there is an optional search for a wake-up criterion according to Configuration B, C and D, again including up to 3 channels.

In applications using only Single-Configuration, settings are always taken from Configuration A.



Figure 41 Wake-up Search with Configuration A



Figure 42 Wake-up Search with Configuration B, C, D

### 2.6.1.6 Automatic Modulation Switching

In **Self Polling Mode**, the chip is able to automatically change the type of modulation after a **wake-up** criterion was fulfilled in a received data stream. The type of modulation used in the different operational modes is selected by the SFR control bit MT.

### 2.6.1.7 Multi-Channel in Self Polling Mode

As previously mentioned, in Self Polling Mode the TDA5225 allows RF scans on up to three RF channels per configuration, this can be defined in the x\_CHCFG register. Channel frequencies are defined in registers x\_PLLINTCy, x\_PLLFRAC0Cy, x\_PLLFRAC1Cy, x\_PLLFRAC2Cy, where x = A, B, C or D and y = 1, 2 or 3.

The channel number at which a wake-up criterion has been found is available in register RFPLLACC. See also [Chapter 2.4.5 Sigma-Delta Fractional-N PLL Block](#).

### 2.6.1.8 Run Mode Self Polling (RMSP)

Wake-Up criterion fulfillment in Self Polling Mode for RSSI leads to a change to **Run Mode Self Polling** and a transparent data stream can be processed externally by the Application Controller (see [Chapter 2.5.1.2 Data Interface](#)).

Modulation switching is performed automatically, depending on register settings (see [Chapter 2.6.1.6 Automatic Modulation Switching](#))

Depending on interrupt masking, the host microcontroller is alerted when the level criterion RSSI is fulfilled. See also [Chapter 2.5.3 Interrupt Generation Unit](#)

Run Mode Self Polling is left, when the timeout timer command “EXTTOTIM” is sent by the Application Controller, or when an “EXTEOM found” command is sent by the microcontroller and the SFR bit EOM2SPM is activated, or when the operating mode is switched to SLEEP or Run Mode Slave by the host microcontroller.

When the TDA5225 gets the “EXTTOTIM” command, the receiver proceeds with Self Polling Mode and with searching for a suitable wake-up criterion on the next programmed channel (either next RF channel or next configuration, depending on the selected mode - Multi-Configuration or Multi-Channel or a mix of both) or a search for a wake-up criterion in Configuration A is initiated.

As long as the chip is in Run Mode Self Polling, the transparent data stream can be processed externally by the Application Controller.

After an EOM was found, the information about the RF channel and the configuration of the actual payload data is saved in the RFPLLACC register.

After receiving the “EXTEOM found” command the TDA5225 can either proceed with a search for a wake-up criterion in the next configuration or a search for wake-up in

---

## Functional Description

Configuration A can follow or the TDA5225 can proceed receiving another (redundant) payload data frame within the same configuration.

The transparent data stream has to be processed externally by the Application Controller. Therefore the external controller needs the possibility to send following commands (see [Figure 43](#) and EXTPCMD register as well):

- EXTTOTIM: So the TDA5225 can proceed with Self Polling Mode (either with the next programmed channel or with Configuration A).
- EXTEOM found: In this case the TDA5225 can either proceed with Self Polling Mode (either with the next configuration or with Configuration A) or stay in Run Mode Self Polling.

When the actual processed configuration is right before the Off time and the Application Controller sends one of the above mentioned commands, then the TDA5225 can proceed with the Off time (in case next configuration is selected).

In Constant On-Off Time Mode the Polling Timer is always initialized after a TOTIM or EOM event. This means a new On period is always started.



### Figure 43 Run Mode Self Polling

## 2.6.2 Polling Timer Unit



**Figure 44** Polling Timer Unit

The Polling Timer Unit consists of a Counter Stage and a Control FSM (Finite State Machine).

The Counter Stage is divided into three sub-modules.

The **Reference Timer** is used to divide the state machine clock ( $f_{sys}/64$ ) into the slower clock required for the SPM timers.

The **On-Off Timer** and the **Active Idle Period Timer** are used to generate the polling signal. The entire unit is controlled by the SPM FSM.

The TDA5225 is able to handle up to four different sets of configurations automatically. However, the example and figure in this subsection only show up to two configuration sets for the sake of clarity.

### 2.6.2.1 Self Polling Mode

An actual value for RSSI exceeding a certain adjustable threshold forces the TDA5225 into Run Mode Self Polling.

The timing resolution is defined by the Reference Timer, which scales the incoming frequency ( $f_{sys}/64$ ) corresponding to the value, which is defined in the Self Polling Mode Reference Timer (SPMRT) register. Changing values of SPMRT helps to fit the final On-Off timing to the calculated ideal timing.

### 2.6.2.2 Constant On-Off Time (COO)

In this mode there is a constant On and a constant Off time. Therefore also the resulting master period time is constant. The On and Off time are set in the SPMONTA0, SPMONTA1, SPMONTB0, SPMONTB1, SPMONTC0, SPMONTC1, SPMONTD0, SPMONTD1, SPMOFFT0 and SPMOFFT1 registers. The On time configuration is done separately for Configuration A, B, C and D.

When **Single-Configuration** is selected then only Configuration A is used. The number of RF channels is defined in the A\_CHCFG register (**Single-Channel** or **Multi-Channel Mode**).

**Multi-Configuration** Mode allows reception of up to 4 different transmit sources. The corresponding RF channels can be defined in the A\_CHCFG, B\_CHCFG, C\_CHCFG and D\_CHCFG registers. In the case of Multi-Channel or combination of Multi-Channel and Multi-Configuration Mode, the configured On time is used for each RF channel in a configuration. The diagram below shows possible scenarios.

All receive modes described in [Chapter 2.5.1.2 Data Interface](#) can be used.

## Functional Description



Figure 45 Constant On-Off Time

#### Calculation of the On time:

The On time for each channel must be long enough to ensure proper detection of a specified wake-up criterion. Therefore the On time depends on the wake-up pattern. It has to include transmitter data rate tolerances.

$T_{ON}$  also must include the relevant start-up times. In case of the first channel after  $T_{OFF}$ , this is the Receiver Start-Up Time. In case of following channels (RF Receiver is already on, there is only a change of the channel or the configuration), e.g. if Configuration B is used, this is the Channel Hop Latency Time.

#### Calculation of the Off time:

The longer the Off time, the lower the average power consumption in Self Polling Mode. On the other hand, the Off time has to be short enough that no transmitted wake-up pattern is missed. Therefore the Off time depends mainly on the duration of the expected wake-up pattern.

If there are further channels scanned,  $T_{OFF}$  has to be reduced by the related additional On times.

## Functional Description

For basic timing of WU on RSSI in COO mode, please see [Figure 46](#).



**Figure 46 COO Polling in WU on RSSI Mode**

Always check at the end of the current observation time window, if there is a WU (Wake-Up) event or NOT. This means, in algorithmic description (see also [Figure 10](#), [Chapter 2.4.7 RSSI Peak Detector](#) and [Chapter 2.4.8.2 Wake-Up Generator](#)):

```

if (RSSIPWU_value > x_WURSSITHy) and (RSSIPWU_value > x_WURSSIBHy)
  then WU
  else NOT

```

Here, 'NOT' means to keep on evaluating and move on to the next observation time window, also keep on peak value tracking of RSSIPWU signal. Keep on walking through the observation time windows until there is a WU event from the algorithm above or finally decide at the end of the On time with the following algorithm:

```

if (RSSIPWU_value > x_WURSSITHy) and (RSSIPWU_value < x_WURSSIBLy or
RSSIPWU_value > x_WURSSIBHy)
  then WU
  else NOT

```

If there is a WU event at the end of an observation time window while walking through the observation time windows, freeze/hold this decision/peak value in register RSSIPWU for optional read out and switch to run mode self polling.

### 2.6.2.3 Active Idle Period Selection

This mode is used to deactivate some polling periods and can additionally be applied to the above mentioned Polling Mode.

Normally, polling starts again after the  $T_{MasterPeriod}$ . With this Active Idle Period selection some of the polling periods can be deactivated, independent from the Polling Mode. The active and the idle sequence is set with the SPMAP and the SPMIP registers. The values of these registers determine the factor M and N.



Figure 47 Active Idle Period

## 2.7 Definitions

### 2.7.1 Definition of Bit Rate

The definition for the bit rate in the following description is:

$$\text{bitrate} = \frac{\text{symbols}}{\text{s}}$$

If a symbol contains n chips (for Manchester n=2; for NRZ n=1) the chip rate is n times the bit rate:

$$\text{chiprate} = n \times \text{bitrate}$$

### 2.7.2 Definition of Manchester Duty Cycle

Several different definitions for the Manchester duty cycle (*MDC*) are in place. To avoid wrong interpretation some of the definitions are given below.



**Figure 48** Definition A: Level-based definition

This definition determines the duty cycle to be the ratio of the high pulse width and the ideal symbol period. The DC content is constant and directly proportional to the specified duty cycle.

For  $\Delta T > 0$  the high period is longer than the chip-period and for  $\Delta T < 0$  the high period is shorter than the chip-period.

## Functional Description

Depending on the bit content, the same type of edge (e.g. rising edge) is sometimes shifted and sometimes not.

With this definition the Manchester duty cycle is calculated to

$$MDC_A = \frac{T_H}{T_{bit}} = \frac{T_{chip} + \Delta T}{T_{bit}}$$



**Figure 49** **Definition B:** Chip-based definition

This definition determinates the duty cycle to be the ratio of the first symbol chip and the ideal symbol period independently of the information bit content. The DC content depends on the information bit and it is balanced only if the message itself is balanced. For  $\Delta T > 0$  the first chip-period is longer than the ideal chip-period and for  $\Delta T < 0$  the first chip-period is shorter than the ideal chip-period.

Depending on the bit content, the same type of edge (e.g. rising edge) is sometimes shifted and sometimes not.

## Functional Description

With this definition the Manchester duty cycle is calculated to

$$MDC_B = \frac{T_{1,chip}}{T_{bit}} = \frac{T_{chip} + \Delta T}{T_{bit}}$$



**Figure 50** **Definition C:** Edge delay definition

This definition determinates the duty cycle to be the ratio of the duration of the delayed high-chip and the ideal symbol period independently of the information bit content. The position of the high-chip is determined by the delayed rising edge and/or the delayed falling edge. For  $\Delta T = T_{fall} - T_{rise}$  the Manchester duty cycle is calculated to

$$MDC_C = \frac{T_{delayedHighchip}}{T_{bit}} = \frac{T_{chip} + \Delta T}{T_{bit}} = \frac{T_{chip} + T_{fall} - T_{rise}}{T_{bit}}$$

Independent on the bit content, the same type of edge (rising edge and/or falling edge) is shifted.

### 2.7.3 Definition of Power Level

The reference plane for the power level is the input of the receiver board. This means, the power level at this point ( $P_r$ ) is corrected for all offsets in the signal path (e.g. attenuation of cables, power combiners etc.).

The specification value of power levels in terms of sensitivity is related to the peak power of  $P_r$  in case of On-Off Keying (OOK). This is noted by the unit dBm peak.

Specification value of power levels is related to a Manchester encoded signal with a Manchester duty cycle of 50% in case of ASK modulation.

An RF signal generator usually displays the level of the unmodulated carrier ( $P_{carrier}$ ). This has following consequences for the different modulation types:

**Table 6 Power Level**

| Modulation scheme | Realization with RF signal generator                                                               | Power level specification value  |
|-------------------|----------------------------------------------------------------------------------------------------|----------------------------------|
| ASK               | AM 100%                                                                                            | $P_r = P_{carrier} + 6\text{dB}$ |
| ASK               | Pulse modulation (=OOK)                                                                            | $P_r = P_{carrier}$              |
| FSK               | FM with deviation $\Delta f$ :<br>$f_1 = f_{carrier} - \Delta f$<br>$f_2 = f_{carrier} + \Delta f$ | $P_r = P_{carrier}$              |

For power levels in sensitivity parameters given as average power, this is noted by the unit dBm. Peak power can be calculated by adding 3 dB to the average power level in case of ASK modulation and a Manchester duty cycle of 50%.

### 2.7.4 Symbols of SFR Registers and Control Bits



**Figure 51 SFR Symbols**

## 2.8 Digital Control (SFR Registers)

### 2.8.1 SFR Address Paging

An SPI instruction allows a maximum address space of 8 bit. The address space for supporting more than one configuration set is exceeding this 8 bit address room. Therefore a page switch is introduced, which can be applied via register SFRPAGE (see [Figure 52](#)).



**Figure 52 SFR Address Paging**

### 2.8.2 SFR Register List and Detailed SFR Description

The register list is attached in the Appendix at the end of the document.

Registers for Configurations B, C and D are equivalent and not shown in detail.

All registers with prefix “A\_” are related to Configuration A. All these registers are also available for Configuration B, C and D having the prefix “B\_”, “C\_” and “D\_”.

### 3 Applications



**Figure 53      Typical Application Schematic**

Note: As a good practice in any RF design, shielding around sensitive nodes can improve the EMC performance of the application.

For achieving the best sensitivity results the following has to be kept in mind. Every digital system generates certain frequencies ( $f_{SRC}$ , e.g. the crystal frequency or a microcontroller clock) and harmonics ( $N * f_{SRC}$ ) of it, which can act as interferer (EMI source) and therefore sensitivity can be reduced.

---

## Applications

There are two different cases, which need to be checked for the desired receive channel(s):

### Elimination of in-band EMI mixing with $(2*M + 1) * f_{LO}$ , where $M > 0$ :

A square wave is used as LO (Local Oscillator) for the switching-type mixer, which also has odd harmonics. When the harmonics of the EMI source are exactly the IF frequency away from the harmonics of the LO, these spurs will be down-converted to the IF frequency and act as a co-channel interferer within the receiver's channel bandwidth mainly in the 315 MHz band.

In this case a change of the LO injection side (high side or low side injection) can be applied.

Example (Low Side LO-injection):

Wanted channel  $f_{RF} = 314.233\text{MHz} \Rightarrow f_{LO} = 303.533\text{MHz} \Rightarrow 3*f_{LO} = 910.599\text{MHz}$

$f_{XOSC} = 21.948717\text{MHz} \Rightarrow 41 * f_{XOSC} = 899.8974\text{MHz}$

Resulting IF =  $910.599 - 899.8974\text{MHz} = 10.702\text{MHz} \Rightarrow$  co-channel interferer within the receiver's channel bandwidth  $\Rightarrow$  change LO injection side

Example (High Side LO-injection):

Wanted channel  $f_{RF} = 314.233\text{MHz} \Rightarrow f_{LO} = 324.933\text{MHz} \Rightarrow 3*f_{LO} = 974.799\text{MHz}$

$f_{XOSC} = 21.948717\text{MHz} \Rightarrow 44 * f_{XOSC} = 965.744\text{MHz}; 45 * f_{XOSC} = 987.692\text{MHz}$

$\Rightarrow$  both XOSC harmonics are not generating a co-channel interferer at 10.7 MHz

A final sensitivity measurement on the application hardware is recommended.

### Elimination of in-band EMI mixing with $1 * f_{LO}$ :

Assuming a harmonic ( $N * f_{SRC}$ ) is falling within the BW of the wanted channel and has an impact on the sensitivity there. In this case another XTAL frequency shall be selected, e.g. 10 kHz away

$$|N * f_{SRC} - f_{LocalOscillator}| < BW_{Channel}$$

Example (e.g. EMI source TDA5225 XOSC):

$$f_{XOSC} = 21.948717\text{MHz} \Rightarrow 42 * f_{XOSC} = 921.846114\text{MHz}$$

For further details please refer to the corresponding application note or to the latest configuration software.

### 3.1 Configuration Example

Please see configuration files supplied with the Explorer tool.

## 4 Reference

### 4.1 Electrical Data

#### 4.1.1 Absolute Maximum Ratings

**Attention: The maximum ratings must not be exceeded under any circumstances, not even momentarily and individually, as permanent damage to the IC may result.**

**Table 7      Absolute Maximum Ratings**

| #   | Parameter                                                | Symbol       | Limit Values |                         | Unit | Remarks                                             |
|-----|----------------------------------------------------------|--------------|--------------|-------------------------|------|-----------------------------------------------------|
|     |                                                          |              | min.         | max.                    |      |                                                     |
| A1  | Supply Voltage at VDD5V pin                              | $V_{smax}$   | -0.3         | +6                      | V    |                                                     |
| A2  | Supply Voltage at VDDD, VDDA pin                         | $V_{smax}$   | -0.3         | +4                      | V    |                                                     |
| A3  | Voltage between VDD5V vs VDDD and VDD5V vs VDDA          | $V_{smax}$   | -0.3         | +4                      | V    |                                                     |
| A4  | Junction Temperature                                     | $T_j$        | -40          | +125                    | °C   |                                                     |
| A5  | Storage Temperature                                      | $T_s$        | -40          | +150                    | °C   |                                                     |
| A6  | Thermal resistance junction to air                       | $R_{th(ja)}$ |              | 140                     | K/W  |                                                     |
| A7  | Total power dissipation at $T_{amb} = 105^\circ\text{C}$ | $P_{tot}$    |              | 100                     | mW   |                                                     |
| A8  | ESD HBM integrity                                        | $V_{HBMRF}$  | -2           | 2                       | KV   | According to ESD Standard JEDEC EIA / JESD22-A114-B |
| A9  | ESD SDM integrity (All pins except corner pins)          | $V_{SDM}$    | -500         | 500                     | V    |                                                     |
| A10 | ESD SDM integrity (All corner pins)                      | $V_{SDM}$    | -750         | 750                     | V    |                                                     |
| A11 | Latch up                                                 | $I_{LU}$     | 100          |                         | mA   | AEC-Q100 (transient current)                        |
| A12 | Maximum input voltage at digital input pins              | $V_{inmax}$  | -0.3         | $V_{DD5V} + 0.5$ or 6.0 | V    | whichever is lower                                  |
| A13 | Maximum current into digital input and output pins       | $I_{IOmax}$  |              | 4                       | mA   |                                                     |

#### 4.1.2 Operating Range

**Table 8 Supply Operating Range and Ambient Temperature**

| #  | Parameter                             | Symbol      | Limit Values |      | Unit | Remarks                |
|----|---------------------------------------|-------------|--------------|------|------|------------------------|
|    |                                       |             | min.         | max. |      |                        |
| B1 | Supply voltage at pin VDD5V           | $V_{DD5V}$  | 4.5          | 5.5  | V    | Supply voltage range 1 |
| B2 | Supply voltage at pin VDD5V=VDDD=VDDA | $V_{DD3V3}$ | 3.0          | 3.6  | V    | Supply voltage range 2 |
| B3 | Ambient temperature                   | $T_{amb}$   | -40          | 105  | °C   |                        |

#### 4.1.3 AC/DC Characteristics

Supply voltage  $VDD5V = 4.5$  to  $5.5$  Volt or  $VDD5V = VDDA = VDDD = 3.0$  to  $3.6$  Volt  
Ambient temperature  $T_{amb} = -40\ldots105^\circ C$ ;  $T_{amb} = +25^\circ C$  and  $VDD5V = 5.0V$  or  $VDD5V = VDDA = VDDD = 3.3V$  for typical parameters, unless otherwise specified.

■ not subject to production test - verified by characterization/design

**Table 9 AC/DC Characteristics**

| #                                 | Parameter                                                  | Symbol            | Limit Values |      |      | Unit    | Test Conditions<br>Remarks                                                                                                               |   |
|-----------------------------------|------------------------------------------------------------|-------------------|--------------|------|------|---------|------------------------------------------------------------------------------------------------------------------------------------------|---|
|                                   |                                                            |                   | min.         | typ. | max. |         |                                                                                                                                          |   |
| <b>General DC Characteristics</b> |                                                            |                   |              |      |      |         |                                                                                                                                          |   |
| C1.1                              | Supply Current in Run Mode and Double Down Conversion Mode | $I_{Run, Double}$ |              | 12   | 15   | mA      | ASK or FSK mode<br>$P_{in} < -50$ dBm                                                                                                    |   |
| C1.2                              | Supply Current in Run Mode and Single Down Conversion Mode | $I_{Run, Single}$ |              | 10.5 | 14   | mA      | ASK or FSK mode<br>$P_{in} < -50$ dBm                                                                                                    |   |
| C2                                | Supply current in Sleep Mode                               | $I_{sleep\_low}$  |              |      |      |         | crystal oscillator in Low Power Mode;<br>clock generator off;<br>valid for SLEEP Mode and during SPM Off time                            |   |
|                                   | $T_{amb} = 25^\circ C$                                     |                   |              | 40   | 50   | $\mu A$ |                                                                                                                                          |   |
|                                   | $T_{amb} = 85^\circ C$                                     |                   |              | 60   | 110  | $\mu A$ |                                                                                                                                          | ■ |
|                                   | $T_{amb} = 105^\circ C$                                    |                   |              | 90   | 160  | $\mu A$ |                                                                                                                                          | ■ |
| C3                                | Supply current in Sleep Mode                               | $I_{sleep\_high}$ |              | 115  | 350  | $\mu A$ | crystal oscillator in High Precision Mode<br>$C_{load} = 25$ pF;<br>clock generator off;<br>valid for SLEEP Mode and during SPM Off time |   |
| C4                                | Supply current in Power Down Mode                          | $I_{PDN}$         |              |      |      |         |                                                                                                                                          |   |
|                                   | $T_{amb} = 25^\circ C$                                     |                   |              | 0.8  | 1.5  | $\mu A$ |                                                                                                                                          |   |
|                                   | $T_{amb} = 85^\circ C$                                     |                   |              | 3.7  | 13   | $\mu A$ |                                                                                                                                          | ■ |
|                                   | $T_{amb} = 105^\circ C$                                    |                   |              | 9.0  | 27   | $\mu A$ |                                                                                                                                          | ■ |
| C5                                | Supply current clock generator                             | $I_{clock}$       |              | 23   | 27   | $\mu A$ | $f_{clockout} = 1$ kHz<br>$C_{load} = 10$ pF                                                                                             | ■ |
| C6                                | Supply current IF-Buffer                                   | $I_{Buffer}$      |              | 0.5  | 0.7  | mA      | $f_{IF\_1} = 10.7$ MHz<br>$R_{load} = 330$ $\Omega$<br>no AC signal                                                                      | ■ |

| #     | <b>Parameter</b>                                                                              | <b>Symbol</b>              | <b>Limit Values</b> |             |             | <b>Unit</b> | <b>Test Conditions</b><br><b>Remarks</b>                                                                                                |   |
|-------|-----------------------------------------------------------------------------------------------|----------------------------|---------------------|-------------|-------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------|---|
|       |                                                                                               |                            | <b>min.</b>         | <b>typ.</b> | <b>max.</b> |             |                                                                                                                                         |   |
| C7    | Supply current during RF-FE startup / BPF calibration                                         | $I_{RF-FE-startup,BPFcal}$ |                     | 2.2         | 2.9         | mA          |                                                                                                                                         | ■ |
| C8    | Brownout detector threshold                                                                   | $V_{BOR}$                  | 2.3                 | 2.45        | 2.6         | V           |                                                                                                                                         |   |
| C9    | Receiver reset time                                                                           | $t_{Reset}$                | 1.0                 |             | 3.0         | ms          | Note: No SPI communication is allowed before XOSC start-up is finished and chip reset is already finished                               |   |
| C10   | Receiver startup time                                                                         | $t_{RXstartup}$            | 455                 | 455         | 455         | $\mu$ s     | Time to startup RF frontend (comprises time required to switch crystal oscillator from Low Power Mode to High Precision Mode)           | ■ |
| C11   | RF Channel Hop Latency Time and Configuration (Hop) Change Latency Time (e.g. Cfg A to Cfg B) | $t_{C\_Hop}$               | 111                 | 111         | 111         | $\mu$ s     | Time to switch RF PLL between different RF Channels (does not include settling of Data Clock Recovery) and time to change Configuration | ■ |
| C12   | RF Frontend startup delay                                                                     | $t_{RFstartdelay}$         | 350                 | 350         | 350         | $\mu$ s     | Delay of startup of RF frontend                                                                                                         | ■ |
| C13   | P_ON pulse width                                                                              | $t_{P\_ON}$                | 15                  |             |             | $\mu$ s     | Minimal pulse width to reset the chip                                                                                                   | ■ |
| C14   | NINT pulse length                                                                             | $t_{NINT\_Pulse}$          |                     | 12          |             | $\mu$ s     | Pulse width of interrupt                                                                                                                | ■ |
| C15   | Accuracy of Temperature Sensor                                                                |                            |                     |             |             |             | Valid for temperature range -40°C .. +105°C; using upper 8 ADC bits (ADCRESH)                                                           |   |
| C15.1 | uncalibrated                                                                                  | $T_{Error, uncal}$         |                     |             | +/- 23      | °C          | uncalibrated (3 sigma) value                                                                                                            | ■ |
| C15.2 | calibrated                                                                                    | $T_{Error, cal}$           |                     |             | +/- 4.5     | °C          | after 1-point calibration at room temperature (3 sigma)                                                                                 | ■ |
| C16   | Accuracy of VDDD readout                                                                      |                            |                     |             |             |             | Valid for temperature range -40°C .. +105°C; using upper 8 ADC bits (ADCRESH)                                                           |   |
| C16.1 | uncalibrated                                                                                  | $V_{DDD, Error, uncal}$    |                     |             | +/- 200     | mV          | uncalibrated (3 sigma) value                                                                                                            | ■ |
| C16.2 | calibrated                                                                                    | $V_{DDD, Error, cal}$      |                     |             | +/- 25      | mV          | after 1-point calibration at room temperature (3 sigma)                                                                                 | ■ |

| #                                           | Parameter                         | Symbol              | Limit Values                                                        |      |      | Unit    | Test Conditions<br>Remarks                                                                                                                                                                       |   |  |  |
|---------------------------------------------|-----------------------------------|---------------------|---------------------------------------------------------------------|------|------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|--|--|
|                                             |                                   |                     | min.                                                                | typ. | max. |         |                                                                                                                                                                                                  |   |  |  |
| <b>General RF Characteristics (overall)</b> |                                   |                     |                                                                     |      |      |         |                                                                                                                                                                                                  |   |  |  |
| D1                                          | Frequency                         |                     |                                                                     |      |      |         | 1 <sup>st</sup> Local Oscillator<br>Low Side LO-injection<br>and High Side LO-<br>injection allowed;<br>See also <a href="#">Chapter 3</a>                                                       |   |  |  |
|                                             | Range 1                           | $f_{band\_1}$       | 300                                                                 |      | 320  | MHz     |                                                                                                                                                                                                  |   |  |  |
|                                             | Range 2                           | $f_{band\_2}$       | 425                                                                 |      | 450  | MHz     |                                                                                                                                                                                                  |   |  |  |
|                                             | Range 3                           | $f_{band\_3}$       | 863                                                                 |      | 870  | MHz     |                                                                                                                                                                                                  |   |  |  |
|                                             | Range 4                           | $f_{band\_4}$       | 902                                                                 |      | 928  | MHz     |                                                                                                                                                                                                  |   |  |  |
| D2                                          | Frequency step of Sigma-Delta PLL | $f_{step}$          | 10.5                                                                |      |      | Hz      | $f_{step} = f_{XTAL} / 2^{21}$                                                                                                                                                                   | ■ |  |  |
| D3                                          | ASK Demodulation                  |                     |                                                                     |      |      |         |                                                                                                                                                                                                  |   |  |  |
|                                             | Data Rate                         | $R_{data}$          | 0.5                                                                 |      | 40   | kchip/s |                                                                                                                                                                                                  |   |  |  |
|                                             | Data rate tol.                    | $R_{data\_tol}$     | -10                                                                 |      | +10  | %       |                                                                                                                                                                                                  |   |  |  |
|                                             | Modulation index                  | $m_{ASK}$           | 50                                                                  |      | 100  | %       | ASK                                                                                                                                                                                              |   |  |  |
|                                             |                                   | $m_{OOK}$           | 99                                                                  |      | 100  | %       | ON-OFF keying                                                                                                                                                                                    |   |  |  |
| D4                                          | FSK Demodulation                  |                     |                                                                     |      |      |         |                                                                                                                                                                                                  |   |  |  |
|                                             | Data Rate                         | $R_{data}$          | 0.5                                                                 |      | 112  | kchip/s | including tolerance                                                                                                                                                                              |   |  |  |
|                                             | Data rate tol.                    | $R_{data\_tol}$     | -10                                                                 |      | +10  | %       |                                                                                                                                                                                                  |   |  |  |
|                                             | Frequency deviation               | $\Delta f$          | 1                                                                   |      | 64   | kHz     | frequency deviation<br>zero-peak                                                                                                                                                                 |   |  |  |
|                                             | Modulation index                  | $m_{FSK}$           | 1.0                                                                 |      |      |         | $m = \text{frequency}_{\text{deviation}_{\text{zero-peak}}} / \text{maximum}_{\text{occurring}_{\text{data}}}_{\text{frequency}}$ ;<br>$m \geq 1.25$ is recommended at small frequency deviation |   |  |  |
| D5                                          | Decoding schemes                  |                     |                                                                     |      |      |         |                                                                                                                                                                                                  |   |  |  |
|                                             |                                   |                     | Manchester, differential Manchester, Bi-phase Mark / Bi-phase Space |      |      |         |                                                                                                                                                                                                  |   |  |  |
|                                             | Duty cycle ASK                    | $T_{chip}/T_{data}$ | 35                                                                  |      | 55   | %       | see <a href="#">Chapter 2.7.2</a><br>Definition C                                                                                                                                                |   |  |  |
|                                             | Duty cycle FSK                    | $T_{chip}/T_{data}$ | 45                                                                  |      | 55   | %       | see <a href="#">Chapter 2.7.2</a><br>Definition B                                                                                                                                                |   |  |  |
| D6                                          | Overall noise figure              |                     |                                                                     |      |      |         | RF input matched to 50 $\Omega$<br>@ $T_{amb} = 25$ °C                                                                                                                                           |   |  |  |
|                                             | Noise figure                      | NF                  |                                                                     | 6    | 8    | dB      |                                                                                                                                                                                                  |   |  |  |

| #    | <b>Parameter</b>                                    | <b>Symbol</b>        | <b>Limit Values</b>                                                                |             |             | <b>Unit</b> | <b>Test Conditions</b><br><b>Remarks</b>                                                                                                                                                                                                                                         |   |  |
|------|-----------------------------------------------------|----------------------|------------------------------------------------------------------------------------|-------------|-------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|--|
|      |                                                     |                      | <b>min.</b>                                                                        | <b>typ.</b> | <b>max.</b> |             |                                                                                                                                                                                                                                                                                  |   |  |
| D7   | BER Sensitivity (FSK)                               |                      |                                                                                    |             |             |             | BER = $2 \times 10^{-3}$<br>RF input matched to $50 \Omega$<br>@ $T_{amb} = 25^\circ C$ ;<br>Single-Ended Matching<br>without SAW;<br>Insertion loss of input<br>matching network = 1dB;<br>Receive Mode = TMMF<br>(sampled with ideal data<br>clock);<br>Double Down Conversion |   |  |
|      |                                                     |                      | Manchester coding;<br>for additional test conditions see right after this<br>table |             |             |             |                                                                                                                                                                                                                                                                                  |   |  |
| D7.1 | Data Rate 2 kBit/s;<br>$\Delta f = 10 \text{ kHz}$  | SFSK1 <sub>BER</sub> |                                                                                    | -119        | -116        | dBm         | 2 <sup>nd</sup> IF BW = 50 kHz<br>PDF = 33 kHz, AFC off,<br>IFATT=0                                                                                                                                                                                                              | ■ |  |
| D7.2 | Data Rate 10 kBit/s;<br>$\Delta f = 14 \text{ kHz}$ | SFSK2 <sub>BER</sub> |                                                                                    | -114        | -111        | dBm         | 2 <sup>nd</sup> IF BW = 50 kHz<br>PDF = 65 kHz, AFC off,<br>IFATT=0                                                                                                                                                                                                              | ■ |  |
| D7.3 | Data Rate 10 kBit/s;<br>$\Delta f = 50 \text{ kHz}$ | SFSK3 <sub>BER</sub> |                                                                                    | -112        | -109        | dBm         | 2 <sup>nd</sup> IF BW = 125 kHz<br>PDF = 132 kHz, AFC off,<br>IFATT=0                                                                                                                                                                                                            | ■ |  |
| D7.4 | Data Rate 50 kBit/s;<br>$\Delta f = 50 \text{ kHz}$ | SFSK4 <sub>BER</sub> |                                                                                    | -105        | -102        | dBm         | 2 <sup>nd</sup> IF BW = 300 kHz<br>PDF = 239 kHz, AFC off,<br>IFATT=0                                                                                                                                                                                                            | ■ |  |
| D7.5 | Data Rate 2 kBit/s;<br>$\Delta f = 10 \text{ kHz}$  | SFSK5 <sub>BER</sub> |                                                                                    | -110        | -107        | dBm         | 2 <sup>nd</sup> IF BW = 300 kHz<br>PDF = 282 kHz, IFATT=7<br>Note: 3dB sensitivity loss<br>@ $f_{offset} = +/- 90 \text{ kHz}$ @ AFC on                                                                                                                                          | ■ |  |
| D7.6 | Data Rate 10 kBit/s;<br>$\Delta f = 14 \text{ kHz}$ | SFSK6 <sub>BER</sub> |                                                                                    | -106        | -103        | dBm         | 2 <sup>nd</sup> IF BW = 300 kHz<br>PDF = 282 kHz, IFATT=7<br>Note: 3dB sensitivity loss<br>@ $f_{offset} = +/- 90 \text{ kHz}$ @ AFC on                                                                                                                                          | ■ |  |
| D7.7 | Data Rate 10 kBit/s;<br>$\Delta f = 50 \text{ kHz}$ | SFSK7 <sub>BER</sub> |                                                                                    | -110        | -107        | dBm         | 2 <sup>nd</sup> IF BW = 300 kHz<br>PDF = 282 kHz, IFATT=7<br>Note: 3dB sensitivity loss<br>@ $f_{offset} = +/- 90 \text{ kHz}$ @ AFC on                                                                                                                                          | ■ |  |

| #    | Parameter                                                                                                    | Symbol                                                                          | Limit Values |      |      | Unit        | Test Conditions<br>Remarks                                                                                             |   |  |  |
|------|--------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|--------------|------|------|-------------|------------------------------------------------------------------------------------------------------------------------|---|--|--|
|      |                                                                                                              |                                                                                 | min.         | typ. | max. |             |                                                                                                                        |   |  |  |
| D8   | BER Sensitivity (OOK)                                                                                        |                                                                                 |              |      |      |             |                                                                                                                        |   |  |  |
|      |                                                                                                              | Manchester coding;<br>for additional test conditions see right after this table |              |      |      |             |                                                                                                                        |   |  |  |
| D8.1 | Data Rate 0.5 kBit/s                                                                                         | SASK <sub>1</sub> <sub>BER</sub>                                                |              | -120 | -117 | dBm<br>peak | $m = 100\%$ , IFATT=0<br>2 <sup>nd</sup> IF BW = 50 kHz                                                                | ■ |  |  |
| D8.2 | Data Rate 2 kBit/s                                                                                           | SASK <sub>2</sub> <sub>BER</sub>                                                |              | -116 | -113 | dBm<br>peak | $m = 100\%$ , IFATT=0<br>2 <sup>nd</sup> IF BW = 50 kHz                                                                | ■ |  |  |
| D8.3 | Data Rate 10 kBit/s                                                                                          | SASK <sub>3</sub> <sub>BER</sub>                                                |              | -111 | -108 | dBm<br>peak | $m = 100\%$ , IFATT=0<br>2 <sup>nd</sup> IF BW = 50 kHz                                                                | ■ |  |  |
| D8.4 | Data Rate 16 kBit/s                                                                                          | SASK <sub>4</sub> <sub>BER</sub>                                                |              | -109 | -106 | dBm<br>peak | $m = 100\%$ , IFATT=0<br>2 <sup>nd</sup> IF BW = 80 kHz                                                                | ■ |  |  |
| D8.5 | Data Rate 0.5 kBit/s                                                                                         | SASK <sub>5</sub> <sub>BER</sub>                                                |              | -115 | -112 | dBm<br>peak | $m = 100\%$ , IFATT=7<br>2 <sup>nd</sup> IF BW = 300 kHz;<br>Note: 3dB sensitivity loss<br>@ $f_{offset} = +/-100$ kHz | ■ |  |  |
| D8.6 | Data Rate 2 kBit/s                                                                                           | SASK <sub>6</sub> <sub>BER</sub>                                                |              | -112 | -109 | dBm<br>peak | $m = 100\%$ , IFATT=7<br>2 <sup>nd</sup> IF BW = 300 kHz;<br>Note: 3dB sensitivity loss<br>@ $f_{offset} = +/-100$ kHz | ■ |  |  |
| D8.7 | Data Rate 10 kBit/s                                                                                          | SASK <sub>7</sub> <sub>BER</sub>                                                |              | -106 | -103 | dBm<br>peak | $m = 100\%$ , IFATT=7<br>2 <sup>nd</sup> IF BW = 300 kHz;<br>Note: 3dB sensitivity loss<br>@ $f_{offset} = +/-100$ kHz | ■ |  |  |
| D8.8 | Data Rate 16 kBit/s                                                                                          | SASK <sub>8</sub> <sub>BER</sub>                                                |              | -104 | -101 | dBm<br>peak | $m = 100\%$ , IFATT=7<br>2 <sup>nd</sup> IF BW = 300 kHz;<br>Note: 3dB sensitivity loss<br>@ $f_{offset} = +/-100$ kHz | ■ |  |  |
| D9.1 | Sensitivity increase<br>for Single Down<br>Conversion mode                                                   | $\Delta S_{SDC}$                                                                | 0            | 0.5  | 1    | dB          |                                                                                                                        | ■ |  |  |
| D9.2 | Double Down<br>Conversion sensitivity<br>decrease for higher<br>blocking performance<br>(IFATT=0 => IFATT=7) | $\Delta S_{DDC}$ ,<br>IFATT7                                                    |              | 1    | 2    | dB          |                                                                                                                        | ■ |  |  |

## Reference

| #     | Parameter                                                                                        | Symbol                       | Limit Values |      |      | Unit | Test Conditions<br>Remarks                                                                                                                          |   |
|-------|--------------------------------------------------------------------------------------------------|------------------------------|--------------|------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------|---|
|       |                                                                                                  |                              | min.         | typ. | max. |      |                                                                                                                                                     |   |
| D9.3  | Single Down Conversion sensitivity decrease for higher blocking performance (IFATT=4 => IFATT=7) | $\Delta S_{SDC}$ ,<br>IFATT7 |              | 0.5  | 1    | dB   |                                                                                                                                                     | ■ |
| D10.1 | Sensitivity variation due to temperature (-40...+105°C)                                          | $\Delta P_{in}$              |              |      | 2    | dB   | relative to $T_{amb} = 25 \text{ }^{\circ}\text{C}$ ;<br>temperature drift of crystal not considered                                                | ■ |
| D10.2 | Sensitivity variation due to frequency offset <sup>1)</sup>                                      | $\Delta P_{in}$              |              |      | 3    | dB   | AFC inactive;<br>For Sensitivity Bandwidth see <a href="#">Table 10</a>                                                                             | ■ |
| D10.3 | Sensitivity variation due to frequency offset                                                    | $\Delta P_{in}$              |              |      | 3    | dB   | AFC active, slow AFC;<br>For Sensitivity Bandwidth see <a href="#">Table 10</a> and applied AFCLIMIT                                                | ■ |
| D10.4 | Sensitivity loss when AFC active at center frequency                                             | $\Delta P_{in}$              |              |      | 1    | dB   | AFC active;<br>center frequency - no AFC wander (see <a href="#">Chapter 2.4.6.3</a> )                                                              | ■ |
| D11   | 3 <sup>rd</sup> order intercept IIP3                                                             | $P_{IIP3}$                   | -16          | -14  |      | dBm  | input matched to 50 $\Omega$ ;<br>Insertion loss of input matching network = 1dB;<br>IFATT = 7;<br>valid for Single and Double Down Conversion Mode | ■ |
| D12   | 1 dB compression point CP1dB                                                                     | $P_{CP1dB}$                  | -27          | -25  |      | dBm  | input matched to 50 $\Omega$ ;<br>Insertion loss of input matching network = 1dB;<br>IFATT = 7;<br>valid for Single and Double Down Conversion Mode | ■ |
| D13   | 1 <sup>st</sup> IF image rejection                                                               | $d_{image1}$                 | 30           | 40   |      | dB   | 1 <sup>st</sup> IF = 10.7 MHz without front end SAW filter;<br>valid for Double Down Conversion Mode                                                |   |
| D14   | 2 <sup>nd</sup> IF image rejection                                                               | $d_{image2}$                 | 30           | 34   |      | dB   | 2 <sup>nd</sup> IF = 274 kHz without 1 <sup>st</sup> IF CER filter;<br>valid for Single and Double Down Conversion Mode                             |   |

| #                                                                             | Parameter                  | Symbol           | Limit Values |      |      | Unit     | Test Conditions<br>Remarks                                                                                                                                     |   |  |  |  |  |  |
|-------------------------------------------------------------------------------|----------------------------|------------------|--------------|------|------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|---|--|--|--|--|--|
|                                                                               |                            |                  | min.         | typ. | max. |          |                                                                                                                                                                |   |  |  |  |  |  |
| <b>RF Front End Characteristics</b>                                           |                            |                  |              |      |      |          |                                                                                                                                                                |   |  |  |  |  |  |
| (Unless otherwise noted, all values apply for the specified frequency ranges) |                            |                  |              |      |      |          |                                                                                                                                                                |   |  |  |  |  |  |
| E1                                                                            | LNA input impedance        |                  |              |      |      |          |                                                                                                                                                                |   |  |  |  |  |  |
| E1.1                                                                          | $f_{RF} = 315 \text{ MHz}$ | $R_{in\_p,diff}$ |              | 680  |      | $\Omega$ | differential parallel equivalent input between LNA_INP and LNA_INN                                                                                             | ■ |  |  |  |  |  |
|                                                                               |                            | $C_{in\_p,diff}$ |              | 1.05 |      | pF       |                                                                                                                                                                | ■ |  |  |  |  |  |
| E1.2                                                                          | $f_{RF} = 434 \text{ MHz}$ | $R_{in\_p,diff}$ |              | 570  |      | $\Omega$ |                                                                                                                                                                | ■ |  |  |  |  |  |
|                                                                               |                            | $C_{in\_p,diff}$ |              | 0.87 |      | pF       |                                                                                                                                                                | ■ |  |  |  |  |  |
| E1.3                                                                          | $f_{RF} = 868 \text{ MHz}$ | $R_{in\_p,diff}$ |              | 550  |      | $\Omega$ |                                                                                                                                                                | ■ |  |  |  |  |  |
|                                                                               |                            | $C_{in\_p,diff}$ |              | 0.63 |      | pF       |                                                                                                                                                                | ■ |  |  |  |  |  |
| E1.4                                                                          | $f_{RF} = 915 \text{ MHz}$ | $R_{in\_p,diff}$ |              | 540  |      | $\Omega$ |                                                                                                                                                                | ■ |  |  |  |  |  |
|                                                                               |                            | $C_{in\_p,diff}$ |              | 0.63 |      | pF       |                                                                                                                                                                | ■ |  |  |  |  |  |
| E1.5                                                                          | $f_{RF} = 315 \text{ MHz}$ | $R_{in\_p, SE}$  |              | 500  |      | $\Omega$ | single-ended parallel equivalent input between LNA_INP and GNDRF / LNA_INN and GNDRF                                                                           | ■ |  |  |  |  |  |
|                                                                               |                            | $C_{in\_p, SE}$  |              | 1.87 |      | pF       |                                                                                                                                                                | ■ |  |  |  |  |  |
| E1.6                                                                          | $f_{RF} = 434 \text{ MHz}$ | $R_{in\_p, SE}$  |              | 400  |      | $\Omega$ |                                                                                                                                                                | ■ |  |  |  |  |  |
|                                                                               |                            | $C_{in\_p, SE}$  |              | 1.63 |      | pF       |                                                                                                                                                                | ■ |  |  |  |  |  |
| E1.7                                                                          | $f_{RF} = 868 \text{ MHz}$ | $R_{in\_p, SE}$  |              | 322  |      | $\Omega$ |                                                                                                                                                                | ■ |  |  |  |  |  |
|                                                                               |                            | $C_{in\_p, SE}$  |              | 1.59 |      | pF       |                                                                                                                                                                | ■ |  |  |  |  |  |
| E1.8                                                                          | $f_{RF} = 915 \text{ MHz}$ | $R_{in\_p, SE}$  |              | 312  |      | $\Omega$ |                                                                                                                                                                | ■ |  |  |  |  |  |
|                                                                               |                            | $C_{in\_p, SE}$  |              | 1.56 |      | pF       |                                                                                                                                                                | ■ |  |  |  |  |  |
| E2                                                                            | FE output impedance        | $R_{out\_IF}$    | 290          | 330  | 380  | $\Omega$ | $f_{IF} = 10.7 \text{ MHz}$                                                                                                                                    | ■ |  |  |  |  |  |
| E3                                                                            | FE voltage conversion gain | $AV_{FE, max}$   | 34           | 36   | 38   | dB       | min. IF attenuation (IFATT = 0); input matched to 50 $\Omega$ ; Insertion loss of input matching network = 1dB $R_{load\_IF} = 330 \Omega$ ; tested at 434 MHz |   |  |  |  |  |  |
| E4                                                                            | FE voltage conversion gain | $AV_{FE\_7}$     | 29           | 31   | 33   | dB       | IF attenuation (IFATT = 7); input matched to 50 $\Omega$ ; Insertion loss of input matching network = 1dB $R_{load\_IF} = 330 \Omega$ ; tested at 434 MHz      |   |  |  |  |  |  |

| #    | <b>Parameter</b>                           | <b>Symbol</b>  | <b>Limit Values</b> |             |             | <b>Unit</b> | <b>Test Conditions</b><br><b>Remarks</b>                                                                                                                                    |   |  |
|------|--------------------------------------------|----------------|---------------------|-------------|-------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|--|
|      |                                            |                | <b>min.</b>         | <b>typ.</b> | <b>max.</b> |             |                                                                                                                                                                             |   |  |
| E5   | FE voltage conversion gain                 | $AV_{FE, min}$ | 22                  | 24          | 26          | dB          | max. IF attenuation (IFATT = 15);<br>input matched to $50 \Omega$ ;<br>Insertion loss of input matching network = 1dB<br>$R_{load\_IF} = 330 \Omega$ ;<br>tested at 434 MHz |   |  |
| E6   | FE voltage conversion gain step            |                |                     | 0.8         |             | dB          | 12dB / 15 = 0.8dB/step<br><br>Double Down Conversion: 16 gain settings (4 bit)<br><br>Single Down Conversion: 7 gain settings                                               | ■ |  |
| E7   | 1 <sup>st</sup> Local Oscillator SSB Noise |                |                     |             |             |             | closed loop                                                                                                                                                                 |   |  |
| E7.1 | PLL loop Bandwidth                         | BW             | 100                 | 150         | 200         | kHz         | BW and its tolerances                                                                                                                                                       | ■ |  |
| E7.2 | $f_{in\_R1} = 315\text{MHz}$               | $d_{SSB\_LO}$  |                     | -81         | -76         | dBc/Hz      | @ $f_{offset} = 1 \text{ kHz}$                                                                                                                                              | ■ |  |
|      |                                            |                |                     | -85         | -80         |             | @ $f_{offset} = 10 \text{ kHz}$                                                                                                                                             | ■ |  |
|      |                                            |                |                     | -82         | -77         |             | @ $f_{offset} = 100 \text{ kHz}$                                                                                                                                            | ■ |  |
|      |                                            |                |                     | -120        | -115        |             | @ $f_{offset} = 1 \text{ MHz}$                                                                                                                                              | ■ |  |
|      |                                            |                |                     | -130        | -125        |             | @ $f_{offset} \Rightarrow 10 \text{ MHz}$                                                                                                                                   | ■ |  |
| E7.3 | $f_{in\_R2} = 434\text{MHz}$               | $d_{SSB\_LO}$  |                     | -78         | -73         | dBc/Hz      | @ $f_{offset} = 1 \text{ kHz}$                                                                                                                                              | ■ |  |
|      |                                            |                |                     | -83         | -78         |             | @ $f_{offset} = 10 \text{ kHz}$                                                                                                                                             | ■ |  |
|      |                                            |                |                     | -82         | -77         |             | @ $f_{offset} = 100 \text{ kHz}$                                                                                                                                            | ■ |  |
|      |                                            |                |                     | -117        | -112        |             | @ $f_{offset} = 1 \text{ MHz}$                                                                                                                                              | ■ |  |
|      |                                            |                |                     | -130        | -125        |             | @ $f_{offset} \Rightarrow 10 \text{ MHz}$                                                                                                                                   | ■ |  |
| E7.4 | $f_{in\_R3} = 868\text{MHz}$               | $d_{SSB\_LO}$  |                     | -75         | -70         | dBc/Hz      | @ $f_{offset} = 1 \text{ kHz}$                                                                                                                                              | ■ |  |
|      |                                            |                |                     | -79         | -74         |             | @ $f_{offset} = 10 \text{ kHz}$                                                                                                                                             | ■ |  |
|      |                                            |                |                     | -77         | -72         |             | @ $f_{offset} = 100 \text{ kHz}$                                                                                                                                            | ■ |  |
|      |                                            |                |                     | -114        | -109        |             | @ $f_{offset} = 1 \text{ MHz}$                                                                                                                                              | ■ |  |
|      |                                            |                |                     | -130        | -125        |             | @ $f_{offset} \Rightarrow 10 \text{ MHz}$                                                                                                                                   | ■ |  |
| E7.5 | $f_{in\_R4} = 915\text{MHz}$               | $d_{SSB\_LO}$  |                     | -71         | -66         | dBc/Hz      | @ $f_{offset} = 1 \text{ kHz}$                                                                                                                                              | ■ |  |
|      |                                            |                |                     | -79         | -74         |             | @ $f_{offset} = 10 \text{ kHz}$                                                                                                                                             | ■ |  |
|      |                                            |                |                     | -77         | -72         |             | @ $f_{offset} = 100 \text{ kHz}$                                                                                                                                            | ■ |  |
|      |                                            |                |                     | -116        | -111        |             | @ $f_{offset} = 1 \text{ MHz}$                                                                                                                                              | ■ |  |
|      |                                            |                |                     | -130        | -125        |             | @ $f_{offset} \Rightarrow 10 \text{ MHz}$                                                                                                                                   | ■ |  |
| E8.1 | Spurious emission < 1 GHz                  |                |                     |             | -57         | dBm         |                                                                                                                                                                             | ■ |  |
| E8.2 | Spurious emission > 1 GHz                  |                |                     |             | -47         | dBm         |                                                                                                                                                                             | ■ |  |

| #   | <b>Parameter</b>                      | <b>Symbol</b> | <b>Limit Values</b> |             |             | <b>Unit</b> | <b>Test Conditions</b><br><b>Remarks</b>                   |   |
|-----|---------------------------------------|---------------|---------------------|-------------|-------------|-------------|------------------------------------------------------------|---|
|     |                                       |               | <b>min.</b>         | <b>typ.</b> | <b>max.</b> |             |                                                            |   |
| E9  | Inband fractional spur                |               | -40                 |             |             | dBc         |                                                            | ■ |
| E10 | 3dB Overall Analog Frontend Bandwidth | $BW_{ANA}$    |                     | 230         |             | kHz         | LNA input to Limiter output, excluding external CER filter | ■ |

**1<sup>st</sup> IF Buffer Characteristics**

|    |                                   |                 |     |     |     |          |                                                                                        |   |
|----|-----------------------------------|-----------------|-----|-----|-----|----------|----------------------------------------------------------------------------------------|---|
| F1 | Input impedance                   | $R_{in\_IF}$    | 290 | 330 | 370 | $\Omega$ | $f_{IF} = 10...12 \text{ MHz}$                                                         | ■ |
| F2 | Output impedance                  | $R_{out\_IF}$   | 290 | 330 | 370 | $\Omega$ | $f_{IF} = 10...12 \text{ MHz}$                                                         | ■ |
| F3 | Voltage gain                      | $AV_{Buffer}$   | 3   | 4   | 5   | dB       | $f_{IF} = 10...12 \text{ MHz}$<br>$Z_{source} = 330 \Omega$<br>$Z_{load} = 330 \Omega$ |   |
| F4 | Buffer switch isolation (CERFSEL) | $d_{isolation}$ | 60  |     |     | dB       | $f_{IF} = 10...12 \text{ MHz}$<br>see <a href="#">Figure 6</a>                         | ■ |

**2<sup>nd</sup> IF Mixer, RSSI and Filter Characteristics**

|      |                                               |                          |      |     |      |          |                                               |   |
|------|-----------------------------------------------|--------------------------|------|-----|------|----------|-----------------------------------------------|---|
| G1   | Mixer input impedance                         | $R_{in\_IF}$             | 290  | 330 | 390  | $\Omega$ | $f_{IF} = 10...12 \text{ MHz}$                | ■ |
| G6   | RSSI                                          |                          |      |     |      |          | Related to RF input matched to $50 \Omega$    |   |
| G2.1 | Dynamic range (Linearity +/- 2 dB)            | $DR_{RSSI}$              | -110 |     | -30  | dBm      | applies for digital RSSI; AGC on              | ■ |
|      |                                               |                          | -115 |     | -60  | dBm      | applies for analog RSSI @ 50kHz BPF, AGC off  | ■ |
|      |                                               |                          | -110 |     | -50  | dBm      | applies for analog RSSI @ 300kHz BPF, AGC off | ■ |
| G2.2 | Linearity                                     | $DR_{LIN}$               | -1   |     | +1   | dB       | -95 dBm...-35 dBm; applies for digital RSSI   | ■ |
| G2.3 | Temperature drift within linear dynamic range | $DR_{TEMP}$              | -2.5 |     | +1.5 | dB       | -95 dBm...-35 dBm; applies for digital RSSI   | ■ |
| G2.4 | Output dynamic range                          | $V_{RSSI+}$              | 0.8  |     | 2.0  | V        |                                               |   |
| G2.5 | analog RSSI error, untrimmed                  | $DRSSI_{ana}$            | -4   |     | +2   | dB       | at RSSI pin                                   |   |
| G2.6 | analog RSSI slope, untrimmed                  | $dV_{RSSI}/dV_{mix\_in}$ | 8    | 10  | 12   | mV/dB    | at RSSI pin; typical 600 mV/60 dB = 10 mV/dB  |   |
| G2.7 | digital RSSI error, untrimmed                 | $DRSSI_{dig\_u}$         | -4   |     | +2   | dB       | RSSI register readout                         |   |

| #     | Parameter                                                        | Symbol                                   | Limit Values                  |      |      | Unit    | Test Conditions<br>Remarks                                                                               |   |
|-------|------------------------------------------------------------------|------------------------------------------|-------------------------------|------|------|---------|----------------------------------------------------------------------------------------------------------|---|
|       |                                                                  |                                          | min.                          | typ. | max. |         |                                                                                                          |   |
| G2.8  | digital RSSI error, user trimmed via SFRs RSSISLOPE and RSSIOFFS | DRSSI <sub>dig_t</sub>                   | -1                            |      | +1   | dB      | RSSI register readout                                                                                    | ■ |
| G2.9  | digital RSSI slope, untrimmed                                    | dV <sub>RSSI</sub> /dV <sub>mix_in</sub> | 2                             | 2.5  | 3    | LSB /dB | RSSI register readout; typical 600 mV/60 dB = 10 mV/dB, 1mV = 1 LSB (10-bit ADC) 8-bit readout: 4mV=1LSB |   |
| G2.10 | digital RSSI slope, user trimmed via SFRs RSSISLOPE and RSSIOFFS | dV <sub>RSSI</sub> /dV <sub>mix_in</sub> | 2.35                          | 2.5  | 2.65 | LSB /dB | RSSI register readout; typical 600 mV/60 dB = 10 mV/dB, 1mV = 1 LSB (10-bit ADC) 8-bit readout: 4mV=1LSB | ■ |
| G2.11 | Resistive load at RSSI pin                                       | R <sub>L,RSSI</sub> max                  | 100                           |      |      | kΩ      |                                                                                                          | ■ |
| G2.12 | Capacitive load at RSSI pin                                      | C <sub>L,RSSI</sub>                      |                               |      | 20   | pF      |                                                                                                          | ■ |
| G3    | 2nd IF Filter (3rd order Bandpass Filter)                        |                                          |                               |      |      |         |                                                                                                          |   |
| G3.1  | Center frequency                                                 | f <sub>center</sub>                      | 262                           | 274  | 288  | kHz     | Asymmetric BPF corners: f_center=sqrt(f <sub>low</sub> * f <sub>high</sub> ); Use AFC for more symmetry  |   |
| G3.2  | -3 dB BW                                                         | BW <sub>-3dB</sub>                       | 50<br>80<br>125<br>200<br>300 |      |      | kHz     |                                                                                                          | ■ |
| G3.3  | -3 dB BW tolerance                                               | tol_BW <sub>-3dB</sub>                   | -5                            |      | +5   | %       | For BW = 125, 200, 300 kHz                                                                               | ■ |
| G3.4  | -3 dB BW tolerance                                               | tol_BW <sub>-3dB</sub>                   | -6                            |      | +6   | %       | For BW = 50, 80 kHz                                                                                      | ■ |

| #                                         | Parameter                                                                          | Symbol               | Limit Values |               |      | Unit     | Test Conditions<br>Remarks                                                                                                                                             |   |
|-------------------------------------------|------------------------------------------------------------------------------------|----------------------|--------------|---------------|------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
|                                           |                                                                                    |                      | min.         | typ.          | max. |          |                                                                                                                                                                        |   |
| <b>Crystal Oscillator Characteristics</b> |                                                                                    |                      |              |               |      |          |                                                                                                                                                                        |   |
| H1                                        | Frequency range                                                                    | $f_{XTAL}$           |              | 21.948<br>717 |      | MHz      |                                                                                                                                                                        |   |
| H2 Crystal parameters                     |                                                                                    |                      |              |               |      |          |                                                                                                                                                                        |   |
| H2.1                                      | Motional capacitance                                                               | $C_1$                | 3            | 6             | 10   | fF       |                                                                                                                                                                        | ■ |
| H2.2                                      | Motional resistance                                                                | $R_1$                |              | 18            | 80   | $\Omega$ |                                                                                                                                                                        | ■ |
| H2.3                                      | Shunt capacitance                                                                  | $C_0$                |              | 2             | 4    | pF       |                                                                                                                                                                        | ■ |
| H2.4                                      | Load capacitance                                                                   | $C_{Load}$           |              | 12            |      | pF       | nominal value                                                                                                                                                          | ■ |
| H2.5                                      | Initial frequency tolerance                                                        | $f_{XTAL\_Tol}$      | -30          |               | +30  | ppm      | oscillator untrimmed (trim capacitor default settings, usage of recommended crystal); not including crystal tolerances                                                 | ■ |
| H2.6                                      | Frequency trimming range                                                           | $\Delta f_{XTAL}$    | -50          |               | +50  | ppm      | larger trimming range possible via SD PLL                                                                                                                              |   |
| H2.7                                      | Trimming step                                                                      | $\Delta f_{X\_step}$ |              | 1             | 4    | ppm      | see also step size of SD PLL                                                                                                                                           | ■ |
| H3                                        | Clock output frequency at PPx pin                                                  | $f_{clock\_out}$     | 11           |               | 5.5M | Hz       | 10pF load                                                                                                                                                              |   |
| H4                                        | Crystal oscillator settling time (switching from Low Power to High Precision Mode) | $t_{COSCsettle}$     | 292          | 292           | 292  | $\mu$ s  |                                                                                                                                                                        | ■ |
| H5                                        | Start up time                                                                      | $t_{start\_up}$      |              | 0.45          | 1    | ms       | crystal type: NDK NX5032SD; See also BOM for ext. load caps; Note: No SPI communication is allowed before XOSC start-up is finished and chip reset is already finished |   |

| #                                             | <b>Parameter</b>                          | <b>Symbol</b>      | <b>Limit Values</b> |             |             | <b>Unit</b> | <b>Test Conditions</b>                                                                      | <b>Remarks</b> |  |
|-----------------------------------------------|-------------------------------------------|--------------------|---------------------|-------------|-------------|-------------|---------------------------------------------------------------------------------------------|----------------|--|
|                                               |                                           |                    | <b>min.</b>         | <b>typ.</b> | <b>max.</b> |             |                                                                                             |                |  |
| <b>Digital Inputs/Outputs Characteristics</b> |                                           |                    |                     |             |             |             |                                                                                             |                |  |
| I1                                            | High level input voltage                  | $V_{In\_High}$     | 0.7*                | VDDD        |             | VDD5V +0.1  | V                                                                                           |                |  |
| I2                                            | High level input leakage current          | $I_{In\_High}$     |                     |             | 5           | $\mu A$     |                                                                                             |                |  |
| I3                                            | Low level input voltage (except P_ON pin) | $V_{In\_Low}$      | 0                   |             | 0.8         | V           |                                                                                             |                |  |
| I4                                            | Low level input voltage (at P_ON pin)     | $V_{In\_Low\_PON}$ | 0                   |             | 0.5         | V           |                                                                                             |                |  |
| I5                                            | Low level input leakage current           | $I_{In\_Low}$      | -5                  |             |             | $\mu A$     |                                                                                             |                |  |
| I6                                            | High level output voltage 1               | $V_{Out\_High1}$   | VDD5V -0.4          |             | VDD5V       | V           | IOH=-500 $\mu A$ , static driver capability; Normal Pad Mode (see register PPCFG2 and CMC0) |                |  |
| I7                                            | Low level output voltage 1                | $V_{Out\_Low1}$    | 0                   |             | 0.4         | V           | IOL=500 $\mu A$ , static driver capability; Normal Pad Mode (see register PPCFG2 and CMC0)  |                |  |
| I8                                            | High level output voltage 2               | $V_{Out\_High2}$   | VDD5V -0.8          |             | VDD5V       | V           | IOH=-4 mA, static driver capability; High Power Pad Mode (see register PPCFG2 and CMC0)     |                |  |
| I9                                            | Low level output voltage 2                | $V_{Out\_Low2}$    | 0                   |             | 0.8         | V           | IOL=4 mA, static driver capability; High Power Pad Mode (see register PPCFG2 and CMC0)      |                |  |

| #                                     | Parameter              | Symbol             | Limit Values |      |      | Unit | Test Conditions<br>Remarks                                                                                 |   |
|---------------------------------------|------------------------|--------------------|--------------|------|------|------|------------------------------------------------------------------------------------------------------------|---|
|                                       |                        |                    | min.         | typ. | max. |      |                                                                                                            |   |
| <b>Timing SPI-Bus Characteristics</b> |                        |                    |              |      |      |      |                                                                                                            |   |
| J1                                    | Clock frequency        | $f_{clock}$        |              |      | 2.2  | MHz  | Note: A high SPI clock rate during data reception can reduce sensitivity                                   |   |
| J2                                    | Clock High time        | $t_{CLK\_H}$       | 200          |      |      | ns   |                                                                                                            | ■ |
| J3                                    | Clock Low time         | $t_{CLK\_L}$       | 200          |      |      | ns   |                                                                                                            | ■ |
| J4                                    | Active setup time      | $t_{setup}$        | 200          |      |      | ns   |                                                                                                            | ■ |
| J5                                    | Not active setup time  | $t_{not\_setup}$   | 200          |      |      | ns   |                                                                                                            | ■ |
| J6                                    | Active hold time       | $t_{hold}$         | 200          |      |      | ns   |                                                                                                            | ■ |
| J7                                    | Not active hold time   | $t_{not\_hold}$    | 200          |      |      | ns   |                                                                                                            | ■ |
| J8                                    | Deselect time          | $t_{Deselect}$     | 200          |      |      | ns   |                                                                                                            | ■ |
| J9                                    | SDI setup time         | $t_{SDI\_setup}$   | 100          |      |      | ns   |                                                                                                            | ■ |
| J10                                   | SDI hold time          | $t_{SDI\_hold}$    | 100          |      |      | ns   |                                                                                                            | ■ |
| J11                                   | Clock low to SDO valid | $t_{CLK\_SDO}$     |              |      | 145  | ns   | @ $C_{load} = 80 \text{ pF}$<br>High Power Pad not enabled (Normal Mode)<br>(see register PPCFG2 and CMC0) | ■ |
| J12                                   | Clock low to SDO valid | $t_{CLK\_SDO}$     |              |      | 40   | ns   | @ $C_{load} = 10 \text{ pF}$<br>High Power Pad not enabled (Normal Mode)<br>(see register PPCFG2 and CMC0) |   |
| J13                                   | SDO rise time          | $t_{SDO\_r}$       |              |      | 90   | ns   | @ $C_{load} = 80 \text{ pF}$                                                                               | ■ |
| J14                                   | SDO fall time          | $t_{SDO\_f}$       |              |      | 90   | ns   | @ $C_{load} = 80 \text{ pF}$                                                                               | ■ |
| J15                                   | SDO rise time          | $t_{SDO\_r}$       |              |      | 15   | ns   | @ $C_{load} = 10 \text{ pF}$                                                                               | ■ |
| J16                                   | SDO fall time          | $t_{SDO\_f}$       |              |      | 15   | ns   | @ $C_{load} = 10 \text{ pF}$                                                                               | ■ |
| J17                                   | SDO disable time       | $t_{SDO\_disable}$ |              |      | 25   | ns   |                                                                                                            | ■ |

1) Please note that the system bandwidth is smaller than the smallest bandwidth in the signal path.

**Unless explicitly otherwise noted, the following test conditions apply to the given specification values in the items D7 and D8:**

- \* Hardware: TDA5240 Platform Testboard V1.0
- \* Single-Ended Matching for 315.0 MHz / 433.92 MHz / 868.3 MHz / 915.0 MHz
- \* RF input matched to 50 Ω; Insertion loss of input matching network = 1dB
- \* Receive Frequency 315.0 MHz / 433.92 MHz / 868.3 MHz / 915.0 MHz; Lo-Side LO-Injection
- \* Reference Clock: XTAL=21.948717 MHz
  
- \* IF-Gain: Attenuation set to default value (IFATT = 7)
- \* Double Down Conversion
- \* 1 IF-Filter: Center=10.7MHz; BW=330kHz; Connected between IF\_OUT and IFBUF\_IN
- \* 2<sup>nd</sup> IF Filter BW: Depending on Data Rate and FSK Deviation
- \* Received Signal at zero Offset to IF Center Frequency
- \* RSSI trimmed
- \* FSK Pre-Demodulation Filter (PDF) BW: Depending on Data Rate and FSK Deviation
- \* No SPI-traffic during telegram reception, CLK\_OUT disabled
- \* AFC and AGC are OFF, unless otherwise noted

BER sensitivity measurements use Receive Mode TMMF (sampled with ideal data clock)

- \* DRE ... Data Date Error of received telegram vs. adjusted Data Rate
- \* DC ... Duty Cycle
- \* BER ... Bit Error Rate (using a PRBS9 Pseudo-Random Binary Sequence)  
[BER = 1 - (number\_of\_correctly\_received\_bits / number\_of\_transmitted\_bits)]

**Table 10      Typical Achievable Sensitivity Bandwidth [kHz]**
**Ceramic Filter BW = 330 kHz**
**Table is valid for DDC (Double Down Conversion) and SDC (Single Down Conversion)**
**Valid for AFC=off; For FSK & AFC=on the BW can be increased by 2\*AFCLIMIT, where AFCLIMIT < 43 kHz**

| BPF/PDF<br>Filter [Hz]     | Modulation | FSK Deviation<br>[+/- Hz] | Sensitivity<br>Loss | Data Rate [bit/s], Manchester |     |     |      |      |      |
|----------------------------|------------|---------------------------|---------------------|-------------------------------|-----|-----|------|------|------|
|                            |            |                           |                     | 0.5 k                         | 1 k | 5   | 10 k | 20 k | 50 k |
| BPF = 300 k<br>PDF = 282 k | ASK        | -                         | 3 dB                | 230                           | 230 | 230 | 230  | 230  | -    |
|                            |            |                           | 6 dB                | 280                           | 280 | 280 | 280  | 280  | -    |
|                            | FSK        | 0.5 k                     | 3 dB                | 160                           | 150 | -   | -    | -    | -    |
|                            |            |                           | 6 dB                | 230                           | 220 | -   | -    | -    | -    |
|                            |            | 1 k                       | 3 dB                | 140                           | 160 | -   | -    | -    | -    |
|                            |            |                           | 6 dB                | 220                           | 230 | -   | -    | -    | -    |
|                            | 5 k        | 3 dB                      | 120                 | 130                           | 150 | 140 | -    | -    | -    |
|                            |            | 6 dB                      | 200                 | 210                           | 220 | 220 | -    | -    | -    |
|                            | 10 k       | 3 dB                      | 120                 | 120                           | 140 | 140 | 150  | -    | -    |
|                            |            | 6 dB                      | 180                 | 190                           | 210 | 210 | 210  | -    | -    |
|                            | 15 k       | 3 dB                      | -                   | -                             | 130 | 140 | 150  | -    | -    |
|                            |            | 6 dB                      | -                   | -                             | 200 | 200 | 210  | -    | -    |
|                            | 20 k       | 3 dB                      | 110                 | -                             | 130 | 130 | 140  | -    | -    |
|                            |            | 6 dB                      | 160                 | -                             | 190 | 190 | 190  | -    | -    |
|                            | 40 k       | 3 dB                      | -                   | -                             | -   | 120 | -    | -    | -    |
|                            |            | 6 dB                      | -                   | -                             | -   | 160 | -    | -    | -    |
|                            | 50 k       | 3 dB                      | 110                 | 110                           | 110 | 110 | 100  | 100  | -    |
|                            |            | 6 dB                      | 140                 | 140                           | 140 | 140 | 140  | 140  | -    |

**Table 10      Typical Achievable Sensitivity Bandwidth [kHz]**
**Ceramic Filter BW = 330 kHz**
**Table is valid for DDC (Double Down Conversion) and SDC (Single Down Conversion)**
**Valid for AFC=off; For FSK & AFC=on the BW can be increased by 2\*AFCLIMIT, where AFCLIMIT < 43 kHz**

| BPF/PDF<br>Filter [Hz]     | Modulation | FSK Deviation<br>[+/- Hz] | Sensitivity<br>Loss | Data Rate [bit/s], Manchester |     |     |      |      |      |
|----------------------------|------------|---------------------------|---------------------|-------------------------------|-----|-----|------|------|------|
|                            |            |                           |                     | 0.5 k                         | 1 k | 5   | 10 k | 20 k | 50 k |
| BPF = 200 k<br>PDF = 239 k | ASK        | -                         | 3 dB                | 180                           | 180 | 180 | 180  | 180  | -    |
|                            |            |                           | 6 dB                | 220                           | 220 | 220 | 220  | 220  | -    |
|                            | FSK        | 0.5 k                     | 3 dB                | 140                           | 140 | -   | -    | -    | -    |
|                            |            |                           | 6 dB                | 190                           | 190 | -   | -    | -    | -    |
|                            |            | 1 k                       | 3 dB                | 130                           | 130 | -   | -    | -    | -    |
|                            |            |                           | 6 dB                | 180                           | 190 | -   | -    | -    | -    |
|                            | 5 k        | 5 k                       | 3 dB                | 100                           | 120 | 130 | 130  | -    | -    |
|                            |            |                           | 6 dB                | 160                           | 170 | 180 | 180  | -    | -    |
|                            |            | 10 k                      | 3 dB                | 100                           | 100 | 120 | 120  | 140  | -    |
|                            |            |                           | 6 dB                | 140                           | 150 | 170 | 170  | 170  | -    |
|                            | 15 k       | 15 k                      | 3 dB                | -                             | -   | 110 | 110  | 120  | -    |
|                            |            |                           | 6 dB                | -                             | -   | 150 | 150  | 160  | -    |
|                            |            | 20 k                      | 3 dB                | 90                            | -   | 100 | 100  | 110  | -    |
|                            |            |                           | 6 dB                | 130                           | -   | 140 | 150  | 150  | -    |
|                            | 40 k       | 40 k                      | 3 dB                | -                             | -   | -   | 90   | -    | -    |
|                            |            |                           | 6 dB                | -                             | -   | -   | 120  | -    | -    |
|                            |            | 50 k                      | 3 dB                | -                             | -   | -   | -    | -    | -    |
|                            |            |                           | 6 dB                | -                             | -   | -   | -    | -    | -    |

**Table 10      Typical Achievable Sensitivity Bandwidth [kHz]**
**Ceramic Filter BW = 330 kHz**
**Table is valid for DDC (Double Down Conversion) and SDC (Single Down Conversion)**
**Valid for AFC=off; For FSK & AFC=on the BW can be increased by 2\*AFCLIMIT, where AFCLIMIT < 43 kHz**

| BPF/PDF<br>Filter [Hz]     | Modulation | FSK Deviation<br>[+/- Hz] | Sensitivity<br>Loss | Data Rate [bit/s], Manchester |     |     |      |      |      |
|----------------------------|------------|---------------------------|---------------------|-------------------------------|-----|-----|------|------|------|
|                            |            |                           |                     | 0.5 k                         | 1 k | 5   | 10 k | 20 k | 50 k |
| BPF = 125 k<br>PDF = 132 k | ASK        | -                         | 3 dB                | 120                           | 120 | 120 | 120  | 120  | -    |
|                            |            |                           | 6 dB                | 150                           | 150 | 150 | 150  | 150  | -    |
|                            | FSK        | 0.5 k                     | 3 dB                | 100                           | 100 | -   | -    | -    | -    |
|                            |            |                           | 6 dB                | 120                           | 120 | -   | -    | -    | -    |
|                            |            | 1 k                       | 3 dB                | 90                            | 100 | -   | -    | -    | -    |
|                            |            |                           | 6 dB                | 120                           | 120 | -   | -    | -    | -    |
|                            | 5 k        | 3 dB                      | 70                  | 80                            | 80  | 90  | -    | -    | -    |
|                            |            |                           | 6 dB                | 100                           | 110 | 110 | 110  | -    | -    |
|                            |            | 10 k                      | 3 dB                | 70                            | 70  | 80  | 80   | 80   | -    |
|                            |            |                           | 6 dB                | 90                            | 100 | 100 | 100  | 100  | -    |
|                            | 15 k       | 3 dB                      | -                   | -                             | 70  | 80  | 80   | -    | -    |
|                            |            |                           | 6 dB                | -                             | -   | 90  | 90   | 100  | -    |
|                            | 20 k       | 3 dB                      | 60                  | -                             | 70  | 70  | 70   | -    | -    |
|                            |            |                           | 6 dB                | 80                            | -   | 90  | 90   | 90   | -    |
|                            | 40 k       | 3 dB                      | -                   | -                             | -   | -   | -    | -    | -    |
|                            |            |                           | 6 dB                | -                             | -   | -   | -    | -    | -    |
|                            | 50 k       | 3 dB                      | -                   | -                             | -   | -   | -    | -    | -    |
|                            |            |                           | 6 dB                | -                             | -   | -   | -    | -    | -    |

## 4.2 Test Circuit - Evaluation Board v1.0



#### 4.3 Test Board Layout - Evaluation Board v1.0



Figure 55 Test Board Layout, Top View



Figure 56 Test Board Layout, Bottom View



**Figure 57 Test Board Layout, Component View**

## 4.4 Bill of Materials

| Pos | Part | Value              | Package     | Device / Type                    | Tolerance  | Manufacturer                              | Remark/Options (RF+supply variant) |
|-----|------|--------------------|-------------|----------------------------------|------------|-------------------------------------------|------------------------------------|
| 1   | IC1  | TDA5225            | PG-TSSOP-28 |                                  |            | Infineon                                  |                                    |
| 2   | C1   | 3.9 pF             | 0603        | C0G                              | +/- 0.1 pF |                                           | crystal oscillator load            |
| 3   | C2   | 3.9 pF             | 0603        | C0G                              | +/- 0.1 pF |                                           | crystal oscillator load            |
| 4   | C3   | 100 nF             | 0603        | X7R                              | +/- 10 %   |                                           |                                    |
| 5   | C4   | 100 nF             | 0603        | X7R                              | +/- 10 %   |                                           |                                    |
| 6   | C5   | 100 nF / (1 µF)    | 0603        | X7R / X5R                        | +/- 10 %   |                                           | 3.3V / (5 V environment)           |
| 7   | C6   | 100 nF             | 0603        | X7R                              | +/- 10 %   |                                           |                                    |
| 8   | C7   | 1 pF               | 0603        | C0G                              | +/- 0.1 pF |                                           | matching for 315MHz                |
|     |      | 0.5 pF             | 0603        | C0G                              | +/- 0.1 pF |                                           | matching for 434MHz                |
|     |      | open               | 0603        | C0G                              |            |                                           | matching for 868MHz                |
|     |      | 1 pF               | 0603        | C0G                              | +/- 0.1 pF |                                           | matching for 915MHz                |
| 9   | C8   | open               | 0603        | C0G                              |            |                                           | matching for 315MHz                |
|     |      | open               | 0603        | C0G                              |            |                                           | matching for 434MHz                |
|     |      | 2.7 pF             | 0603        | C0G                              | +/- 0.1 pF |                                           | matching for 868MHz                |
|     |      | 5.1 pF             | 0603        | C0G                              | +/- 0.1 pF |                                           | matching for 915MHz                |
| 10  | C9   | 1 µF               | SMC-A       | Tantal                           | +/- 10%    |                                           | polarized capacitor                |
| 11  | C10  | 100 nF             | 0603        | X7R                              | +/- 10%    |                                           |                                    |
| 12  | C11  | 10 nF              | 0603        | X7R                              | +/- 10%    |                                           |                                    |
| 13  | L1   | 68 nH              | 0603        |                                  | +/- 2%     |                                           | matching for 315MHz                |
|     |      | 39 nH              | 0603        |                                  | +/- 2%     |                                           | matching for 434MHz                |
|     |      | 22 nH              | 0603        |                                  | +/- 2%     |                                           | matching for 868MHz                |
|     |      | 15 nH              | 0603        |                                  | +/- 2%     |                                           | matching for 915MHz                |
| 14  | R1   | 10 Ohm / (open)    | 0603        |                                  | +/- 5%     |                                           | 3.3 V / (5 V environment)          |
| 15  | R2   | 4.7 Ohm / (open)   | 0603        |                                  | +/- 5%     |                                           | 3.3 V / (5 V environment)          |
| 16  | R3   | 4.7 Ohm / (22 Ohm) | 0603        |                                  | +/- 5%     |                                           | 3.3 V / (5 V environment)          |
| 17  | R4   | 0 Ohm              | 0603        |                                  |            |                                           |                                    |
| 18  | IF1  | SFECF10 M7EA00     |             |                                  |            | Murata                                    | BW = 330 kHz                       |
| 19  | Q1   | 21.948717 MHz      | NX5032SD    | C0=1.7 pF<br>C1=7 fF<br>CL=12 pF |            | NDK (Frischer Electronic), EXS00A-CS01580 | SMD crystal                        |

**Reference**

| <b>Pos</b>                                              | <b>Part</b> | <b>Value</b>                     | <b>Package</b>            | <b>Device / Type</b> | <b>Tolerance</b> | <b>Manufacturer</b> | <b>Remark/Options (RF+supply variant)</b> |
|---------------------------------------------------------|-------------|----------------------------------|---------------------------|----------------------|------------------|---------------------|-------------------------------------------|
| <b>Interface / optional</b>                             |             |                                  |                           |                      |                  |                     |                                           |
| 20                                                      | IC2         | AT24C32<br>C-SH-B or<br>AT24C512 | SOIC8                     |                      |                  |                     | EEPROM for board<br>detection             |
| 21                                                      | C12         | open                             | 0603                      | X7R                  | +/- 10%          |                     | RSSI measurement<br>low pass              |
| 22                                                      | C13         | 100 nF                           | 0603                      | X7R                  | +/- 10%          |                     |                                           |
| 23                                                      | C14         | 1 µF                             | SMC-A                     | Tantal               | +/- 10%          |                     | polarized capacitor                       |
| 24                                                      | C15         | 10 nF                            | 0603                      | X7R                  | +/- 10%          |                     | filter network on<br>supply line          |
| 25                                                      | C16         | 10 nF                            | 0603                      | X7R                  | +/- 10%          |                     | filter network on<br>supply line          |
| 26                                                      | L2          | 0 Ohm                            | 0603                      |                      |                  |                     | no filter network on<br>supply line       |
| 27                                                      | R5          | open                             | 0603                      |                      |                  |                     | RSSI measurement<br>low pass              |
| 28                                                      | R6          | 1 kOhm                           | 0603                      |                      |                  |                     |                                           |
| 29                                                      | R7          | 0 Ohm                            | 0603                      |                      |                  |                     | write protection for<br>EEPROM            |
| 30                                                      | D1          | LED                              |                           | LS M676-<br>P251-1   |                  |                     | status indication LED                     |
| 31                                                      | IF2         | open                             |                           |                      |                  | Murata              | 2nd IF filter is<br>optional              |
| 32                                                      | X1          | SMA<br>socket                    |                           |                      |                  |                     | RF input                                  |
| 33                                                      | X2          | 3 pins                           |                           |                      |                  |                     | Board supply                              |
| 34                                                      | X3          | 2 pins                           |                           |                      |                  |                     | Chip supply current<br>(jumper closed)    |
| 35                                                      | X4          | 50 pins                          | SIB-QTS-025-<br>01-X-D-RA |                      |                  | Samtec              | Connector to<br>PC/µC/Interface           |
| 36                                                      | X5          | 2 pins                           |                           |                      |                  |                     | RSSI measuring<br>point                   |
| 37                                                      | X6          | 12 pins                          |                           |                      |                  |                     | Interface line<br>measuring point         |
| 38                                                      | X7          | 4 pins                           |                           |                      |                  |                     | GND                                       |
| 39                                                      | X8          | 4 pins                           |                           |                      |                  |                     | GND                                       |
| 40                                                      | Jumper 1    | 2 pins                           |                           |                      |                  |                     | Jumper for X3                             |
| 41                                                      | Jumper 2    | 2 pins                           |                           |                      |                  |                     | Jumper for X2 -<br>Supply by interface    |
| Board material 1.5mm FR4 with 35µm copper on both sides |             |                                  |                           |                      |                  |                     |                                           |

## 5 Package Outlines



**Figure 58 PG-TSSOP-28 Package Outline (green package)**

### Table 11 Order Information

| Type    | Ordering Code | Package     |
|---------|---------------|-------------|
| TDA5225 | SP000507672   | PG-TSSOP-28 |

You can find all of our packages, sorts of packing and others in our Infineon Internet Page "Products": <http://www.infineon.com/products>

SMD = Surface Mounted Device

Dimensions in mm

---

|          | <b>Page</b>                                              |
|----------|----------------------------------------------------------|
| Table 1  | Pin Definition and Function . . . . .                    |
| Table 2  | AGC Settings 1 . . . . .                                 |
| Table 3  | AGC Settings 2 . . . . .                                 |
| Table 4  | Instruction Set . . . . .                                |
| Table 5  | SPI Bus Timing Parameter . . . . .                       |
| Table 6  | Power Level . . . . .                                    |
| Table 7  | Absolute Maximum Ratings . . . . .                       |
| Table 8  | Supply Operating Range and Ambient Temperature . . . . . |
| Table 9  | AC/DC Characteristics . . . . .                          |
| Table 10 | Typical Achievable Sensitivity Bandwidth [kHz] . . . . . |
| Table 11 | Order Information . . . . .                              |

|           | <b>Page</b>                                                              |    |
|-----------|--------------------------------------------------------------------------|----|
| Figure 1  | Pin-out .....                                                            | 9  |
| Figure 2  | TDA5225 Block Diagram .....                                              | 15 |
| Figure 3  | Block Diagram RF Section .....                                           | 18 |
| Figure 4  | Single Down Conversion (SDC, no external filters required) .....         | 19 |
| Figure 5  | Double Down Conversion (DDC) with one external filter .....              | 20 |
| Figure 6  | Double Down Conversion (DDC) with two external filters .....             | 20 |
| Figure 7  | Crystal Oscillator .....                                                 | 21 |
| Figure 8  | External Clock Generation Unit .....                                     | 23 |
| Figure 9  | Synthesizer Block Diagram .....                                          | 24 |
| Figure 10 | Functional Block Diagram ASK/FSK Demodulator .....                       | 26 |
| Figure 11 | AFC Loop Filter (I-PI Filtering and Mapping) .....                       | 28 |
| Figure 12 | Analog RSSI output curve with AGC action ON (blue) vs. OFF (black) ..... | 29 |
| Figure 13 | Peak Detector Unit .....                                                 | 34 |
| Figure 14 | Peak Detector Behavior .....                                             | 35 |
| Figure 15 | Functional Block Diagram Digital Baseband Receiver .....                 | 36 |
| Figure 16 | Wake-Up Generation Unit .....                                            | 37 |
| Figure 17 | RSSI Blocking Thresholds .....                                           | 38 |
| Figure 18 | Power Supply .....                                                       | 39 |
| Figure 19 | 3.3 Volts and 5 Volts Applications .....                                 | 40 |
| Figure 20 | Supply Current Ramp Up/Down .....                                        | 41 |
| Figure 21 | Reset Behavior .....                                                     | 42 |
| Figure 22 | Logical and electrical System Interfaces of the TDA5225 .....            | 44 |
| Figure 23 | Data interface for the Transparent Mode .....                            | 46 |
| Figure 24 | External Data Processing .....                                           | 47 |
| Figure 25 | Interrupt Generation Unit .....                                          | 49 |
| Figure 26 | Interrupt Generation Waveform (Example for Configuration A+B) .....      | 49 |
| Figure 27 | ISx Readout Set Clear Collision .....                                    | 50 |
| Figure 28 | Read Register .....                                                      | 51 |
| Figure 29 | Burst Read Registers .....                                               | 52 |
| Figure 30 | Write Register .....                                                     | 53 |
| Figure 31 | Burst Write Registers .....                                              | 53 |
| Figure 32 | SPI Checksum Generation .....                                            | 54 |
| Figure 33 | Serial Input Timing .....                                                | 55 |
| Figure 34 | Serial Output Timing .....                                               | 55 |
| Figure 35 | Chip Serial Number .....                                                 | 56 |
| Figure 36 | Global State Diagram .....                                               | 58 |
| Figure 37 | Run Mode Slave .....                                                     | 59 |
| Figure 38 | HOLD State Behavior (INITPLLHOLD disabled) .....                         | 59 |
| Figure 39 | HOLD State Behavior (INITPLLHOLD enabled) .....                          | 60 |
| Figure 40 | SPM - TX-RX Interaction .....                                            | 61 |
| Figure 41 | Wake-up Search with Configuration A .....                                | 62 |
| Figure 42 | Wake-up Search with Configuration B, C, D .....                          | 63 |

---

|           |                                                       |     |
|-----------|-------------------------------------------------------|-----|
| Figure 43 | Run Mode Self Polling . . . . .                       | 66  |
| Figure 44 | Polling Timer Unit. . . . .                           | 67  |
| Figure 45 | Constant On-Off Time . . . . .                        | 69  |
| Figure 46 | COO Polling in WU on RSSI Mode . . . . .              | 70  |
| Figure 47 | Active Idle Period . . . . .                          | 71  |
| Figure 48 | Definition A: Level-based definition . . . . .        | 72  |
| Figure 49 | Definition B: Chip-based definition. . . . .          | 73  |
| Figure 50 | Definition C: Edge delay definition . . . . .         | 74  |
| Figure 51 | SFR Symbols . . . . .                                 | 75  |
| Figure 52 | SFR Address Paging . . . . .                          | 76  |
| Figure 53 | Typical Application Schematic . . . . .               | 77  |
| Figure 54 | Test Circuit Schematic . . . . .                      | 98  |
| Figure 55 | Test Board Layout, Top View . . . . .                 | 99  |
| Figure 56 | Test Board Layout, Bottom View . . . . .              | 99  |
| Figure 57 | Test Board Layout, Component View . . . . .           | 100 |
| Figure 58 | PG-TSSOP-28 Package Outline (green package) . . . . . | 103 |

## Appendix - Registers Chapter

## Appendix - Registers Chapter

### Register Overview

**Table 1 Register Overview**

| Register Short Name                                       | Register Long Name                                  | Offset Address   | Page Number         |
|-----------------------------------------------------------|-----------------------------------------------------|------------------|---------------------|
| <b>Appendix - Registers Chapter, Register Description</b> |                                                     |                  |                     |
| <a href="#">A_IF1</a>                                     | IF1 Register                                        | 016 <sub>H</sub> | <a href="#">122</a> |
| <a href="#">A_WURSSITH1</a>                               | RSSI Wake-Up Threshold for Channel 1 Register       | 01B <sub>H</sub> | <a href="#">122</a> |
| <a href="#">A_WURSSIBL1</a>                               | RSSI Wake-Up Blocking Level Low Channel 1 Register  | 01C <sub>H</sub> | <a href="#">123</a> |
| <a href="#">A_WURSSIBH1</a>                               | RSSI Wake-Up Blocking Level High Channel 1 Register | 01D <sub>H</sub> | <a href="#">123</a> |
| <a href="#">A_WURSSITH2</a>                               | RSSI Wake-Up Threshold for Channel 2 Register       | 01E <sub>H</sub> | <a href="#">124</a> |
| <a href="#">A_WURSSIBL2</a>                               | RSSI Wake-Up Blocking Level Low Channel 2 Register  | 01F <sub>H</sub> | <a href="#">124</a> |
| <a href="#">A_WURSSIBH2</a>                               | RSSI Wake-Up Blocking Level High Channel 2 Register | 020 <sub>H</sub> | <a href="#">124</a> |
| <a href="#">A_WURSSITH3</a>                               | RSSI Wake-Up Threshold for Channel 3 Register       | 021 <sub>H</sub> | <a href="#">125</a> |
| <a href="#">A_WURSSIBL3</a>                               | RSSI Wake-Up Blocking Level Low Channel 3 Register  | 022 <sub>H</sub> | <a href="#">125</a> |
| <a href="#">A_WURSSIBH3</a>                               | RSSI Wake-Up Blocking Level High Channel 3 Register | 023 <sub>H</sub> | <a href="#">126</a> |
| <a href="#">A_WULOT</a>                                   | Wake-up on Level Observation Time Register          | 025 <sub>H</sub> | <a href="#">126</a> |
| <a href="#">A_AFCLIMIT</a>                                | AFC Limit Configuration Register                    | 02A <sub>H</sub> | <a href="#">127</a> |
| <a href="#">A_AFCAGCD</a>                                 | AFC/AGC Freeze Delay Register                       | 02B <sub>H</sub> | <a href="#">127</a> |
| <a href="#">A_AFCSFCFG</a>                                | AFC Start/Freeze Configuration Register             | 02C <sub>H</sub> | <a href="#">128</a> |
| <a href="#">A_AFCK1CFG0</a>                               | AFC Integrator 1 Gain Register 0                    | 02D <sub>H</sub> | <a href="#">129</a> |
| <a href="#">A_AFCK1CFG1</a>                               | AFC Integrator 1 Gain Register 1                    | 02E <sub>H</sub> | <a href="#">129</a> |
| <a href="#">A_AFCK2CFG0</a>                               | AFC Integrator 2 Gain Register 0                    | 02F <sub>H</sub> | <a href="#">129</a> |
| <a href="#">A_AFCK2CFG1</a>                               | AFC Integrator 2 Gain Register 1                    | 030 <sub>H</sub> | <a href="#">130</a> |
| <a href="#">A_PMFUDSF</a>                                 | Peak Memory Filter Up-Down Factor Register          | 031 <sub>H</sub> | <a href="#">130</a> |
| <a href="#">A_AGCSFCFG</a>                                | AGC Start/Freeze Configuration Register             | 032 <sub>H</sub> | <a href="#">131</a> |
| <a href="#">A_AGCCFG0</a>                                 | AGC Configuration Register 0                        | 033 <sub>H</sub> | <a href="#">132</a> |
| <a href="#">A_AGCCFG1</a>                                 | AGC Configuration Register 1                        | 034 <sub>H</sub> | <a href="#">133</a> |
| <a href="#">A_AGCTHR</a>                                  | AGC Threshold Register                              | 035 <sub>H</sub> | <a href="#">133</a> |
| <a href="#">A_DIGRXC</a>                                  | Digital Receiver Configuration Register             | 036 <sub>H</sub> | <a href="#">134</a> |
| <a href="#">A_ISUPFCSEL</a>                               | Image Supression Fc Selection Register              | 038 <sub>H</sub> | <a href="#">134</a> |
| <a href="#">A_PDECF</a>                                   | Pre Decimation Factor Register                      | 039 <sub>H</sub> | <a href="#">135</a> |
| <a href="#">A_PDECSCFSK</a>                               | Pre Decimation Scaling Register FSK Mode            | 03A <sub>H</sub> | <a href="#">135</a> |
| <a href="#">A_PDECSCASK</a>                               | Pre Decimation Scaling Register ASK Mode            | 03B <sub>H</sub> | <a href="#">136</a> |

## Register Overview

Table 1 Register Overview (cont'd)

| Register Short Name          | Register Long Name                                 | Offset Address   | Page Number         |
|------------------------------|----------------------------------------------------|------------------|---------------------|
| <a href="#">A_MFC</a>        | Matched Filter Control Register                    | 03C <sub>H</sub> | <a href="#">136</a> |
| <a href="#">A_SRC</a>        | Sampe Rate Converter NCO Tune                      | 03D <sub>H</sub> | <a href="#">137</a> |
| <a href="#">A_EXTSLC</a>     | Externel Data Slicer Configuration                 | 03E <sub>H</sub> | <a href="#">137</a> |
| <a href="#">A_CHCFG</a>      | Channel Configuration Register                     | 058 <sub>H</sub> | <a href="#">138</a> |
| <a href="#">A_PLLINTC1</a>   | PLL MMD Integer Value Register Channel 1           | 059 <sub>H</sub> | <a href="#">139</a> |
| <a href="#">A_PLLFRAC0C1</a> | PLL Fractional Division Ratio Register 0 Channel 1 | 05A <sub>H</sub> | <a href="#">139</a> |
| <a href="#">A_PLLFRAC1C1</a> | PLL Fractional Division Ratio Register 1 Channel 1 | 05B <sub>H</sub> | <a href="#">140</a> |
| <a href="#">A_PLLFRAC2C1</a> | PLL Fractional Division Ratio Register 2 Channel 1 | 05C <sub>H</sub> | <a href="#">140</a> |
| <a href="#">A_PLLINTC2</a>   | PLL MMD Integer Value Register Channel 2           | 05D <sub>H</sub> | <a href="#">141</a> |
| <a href="#">A_PLLFRAC0C2</a> | PLL Fractional Division Ratio Register 0 Channel 2 | 05E <sub>H</sub> | <a href="#">141</a> |
| <a href="#">A_PLLFRAC1C2</a> | PLL Fractional Division Ratio Register 1 Channel 2 | 05F <sub>H</sub> | <a href="#">142</a> |
| <a href="#">A_PLLFRAC2C2</a> | PLL Fractional Division Ratio Register 2 Channel 2 | 060 <sub>H</sub> | <a href="#">142</a> |
| <a href="#">A_PLLINTC3</a>   | PLL MMD Integer Value Register Channel 3           | 061 <sub>H</sub> | <a href="#">143</a> |
| <a href="#">A_PLLFRAC0C3</a> | PLL Fractional Division Ratio Register 0 Channel 3 | 062 <sub>H</sub> | <a href="#">143</a> |
| <a href="#">A_PLLFRAC1C3</a> | PLL Fractional Division Ratio Register 1 Channel 3 | 063 <sub>H</sub> | <a href="#">143</a> |
| <a href="#">A_PLLFRAC2C3</a> | PLL Fractional Division Ratio Register 2 Channel 3 | 064 <sub>H</sub> | <a href="#">144</a> |
| <a href="#">SFRPAGE</a>      | Special Function Register Page Register            | 080 <sub>H</sub> | <a href="#">144</a> |
| <a href="#">PPCFG0</a>       | PP0 and PP1 Configuration Register                 | 081 <sub>H</sub> | <a href="#">145</a> |
| <a href="#">PPCFG1</a>       | PP2 and PP3 Configuration Register                 | 082 <sub>H</sub> | <a href="#">146</a> |
| <a href="#">PPCFG2</a>       | PPx Port Configuration Register                    | 083 <sub>H</sub> | <a href="#">147</a> |
| <a href="#">RXRUNCFG0</a>    | RX RUN Configuration Register 0                    | 084 <sub>H</sub> | <a href="#">148</a> |
| <a href="#">RXRUNCFG1</a>    | RX RUN Configuration Register 1                    | 085 <sub>H</sub> | <a href="#">149</a> |
| <a href="#">CLKOUT0</a>      | Clock Divider Register 0                           | 086 <sub>H</sub> | <a href="#">150</a> |
| <a href="#">CLKOUT1</a>      | Clock Divider Register 1                           | 087 <sub>H</sub> | <a href="#">150</a> |
| <a href="#">CLKOUT2</a>      | Clock Divider Register 2                           | 088 <sub>H</sub> | <a href="#">151</a> |
| <a href="#">RFC</a>          | RF Control Register                                | 089 <sub>H</sub> | <a href="#">151</a> |
| <a href="#">BPFCALCFG0</a>   | BPF Calibration Configuration Register 0           | 08A <sub>H</sub> | <a href="#">152</a> |
| <a href="#">BPFCALCFG1</a>   | BPF Calibration Configuration Register 1           | 08B <sub>H</sub> | <a href="#">152</a> |
| <a href="#">XTALCAL0</a>     | XTAL Coarse Calibration Register                   | 08C <sub>H</sub> | <a href="#">153</a> |
| <a href="#">XTALCAL1</a>     | XTAL Fine Calibration Register                     | 08D <sub>H</sub> | <a href="#">153</a> |
| <a href="#">RSSIMONC</a>     | RSSI Monitor Configuration Register                | 08E <sub>H</sub> | <a href="#">154</a> |
| <a href="#">ADCINSEL</a>     | ADC Input Selection Register                       | 08F <sub>H</sub> | <a href="#">155</a> |
| <a href="#">RSSIOFFS</a>     | RSSI Offset Register                               | 090 <sub>H</sub> | <a href="#">155</a> |
| <a href="#">RSSISLOPE</a>    | RSSI Slope Register                                | 091 <sub>H</sub> | <a href="#">156</a> |
| <a href="#">IM0</a>          | Interrupt Mask Register 0                          | 094 <sub>H</sub> | <a href="#">156</a> |
| <a href="#">IM1</a>          | Interrupt Mask Register 1                          | 095 <sub>H</sub> | <a href="#">157</a> |
| <a href="#">SPMAP</a>        | Self Polling Mode Active Periods Register          | 096 <sub>H</sub> | <a href="#">157</a> |
| <a href="#">SPMIP</a>        | Self Polling Mode Idle Periods Register            | 097 <sub>H</sub> | <a href="#">158</a> |

## Register Overview

Table 1 Register Overview (cont'd)

| Register Short Name | Register Long Name                                 | Offset Address   | Page Number |
|---------------------|----------------------------------------------------|------------------|-------------|
| <b>SPMC</b>         | Self Polling Mode Control Register                 | 098 <sub>H</sub> | <b>158</b>  |
| <b>SPMRT</b>        | Self Polling Mode Reference Timer Register         | 099 <sub>H</sub> | <b>159</b>  |
| <b>SPMOFFT0</b>     | Self Polling Mode Off Time Register 0              | 09A <sub>H</sub> | <b>159</b>  |
| <b>SPMOFFT1</b>     | Self Polling Mode Off Time Register 1              | 09B <sub>H</sub> | <b>160</b>  |
| <b>SPMONTA0</b>     | Self Polling Mode On Time Config A Register 0      | 09C <sub>H</sub> | <b>160</b>  |
| <b>SPMONTA1</b>     | Self Polling Mode On Time Config A Register 1      | 09D <sub>H</sub> | <b>161</b>  |
| <b>SPMONTB0</b>     | Self Polling Mode On Time Config B Register 0      | 09E <sub>H</sub> | <b>161</b>  |
| <b>SPMONTB1</b>     | Self Polling Mode On Time Config B Register 1      | 09F <sub>H</sub> | <b>162</b>  |
| <b>SPMONTC0</b>     | Self Polling Mode On Time Config C Register 0      | 0A0 <sub>H</sub> | <b>162</b>  |
| <b>SPMONTC1</b>     | Self Polling Mode On Time Config C Register 1      | 0A1 <sub>H</sub> | <b>163</b>  |
| <b>SPMONTD0</b>     | Self Polling Mode On Time Config D Register 0      | 0A2 <sub>H</sub> | <b>163</b>  |
| <b>SPMONTD1</b>     | Self Polling Mode On Time Config D Register 1      | 0A3 <sub>H</sub> | <b>164</b>  |
| <b>EXTPCMD</b>      | External Processing Command Register               | 0A4 <sub>H</sub> | <b>164</b>  |
| <b>CMC1</b>         | Chip Mode Control Register 1                       | 0A5 <sub>H</sub> | <b>165</b>  |
| <b>CMC0</b>         | Chip Mode Control Register 0                       | 0A6 <sub>H</sub> | <b>166</b>  |
| <b>RSSIPWU</b>      | Wakeup Peak Detector Readout Register              | 0A7 <sub>H</sub> | <b>167</b>  |
| <b>IS0</b>          | Interrupt Status Register 0                        | 0A8 <sub>H</sub> | <b>167</b>  |
| <b>IS1</b>          | Interrupt Status Register 1                        | 0A9 <sub>H</sub> | <b>168</b>  |
| <b>RFPLLACC</b>     | RF PLL Actual Channel and Configuration Register   | 0AA <sub>H</sub> | <b>169</b>  |
| <b>RSSIPRX</b>      | RSSI Peak Detector Readout Register                | 0AB <sub>H</sub> | <b>169</b>  |
| <b>ADCRESH</b>      | ADC Result High Byte Register                      | 0AE <sub>H</sub> | <b>170</b>  |
| <b>ADCRESL</b>      | ADC Result Low Byte Register                       | 0AF <sub>H</sub> | <b>170</b>  |
| <b>VACRES</b>       | VCO Autocalibration Result Readout Register        | 0B0 <sub>H</sub> | <b>171</b>  |
| <b>AFCOFFSET</b>    | AFC Offset Read Register                           | 0B1 <sub>H</sub> | <b>171</b>  |
| <b>AGCGAINR</b>     | AGC Gain Readout Register                          | 0B2 <sub>H</sub> | <b>172</b>  |
| <b>SPIAT</b>        | SPI Address Tracer Register                        | 0B3 <sub>H</sub> | <b>172</b>  |
| <b>SPIDT</b>        | SPI Data Tracer Register                           | 0B4 <sub>H</sub> | <b>172</b>  |
| <b>SPICHKSUM</b>    | SPI Checksum Register                              | 0B5 <sub>H</sub> | <b>173</b>  |
| <b>SN0</b>          | Serial Number Register 0                           | 0B6 <sub>H</sub> | <b>173</b>  |
| <b>SN1</b>          | Serial Number Register 1                           | 0B7 <sub>H</sub> | <b>174</b>  |
| <b>SN2</b>          | Serial Number Register 2                           | 0B8 <sub>H</sub> | <b>174</b>  |
| <b>SN3</b>          | Serial Number Register 3                           | 0B9 <sub>H</sub> | <b>174</b>  |
| <b>RSSIRX</b>       | RSSI Readout Register                              | 0BA <sub>H</sub> | <b>175</b>  |
| <b>RSSIPMF</b>      | RSSI Peak Memory Filter Readout Register           | 0BB <sub>H</sub> | <b>175</b>  |
| <b>B_IF1</b>        | IF1 Register                                       | 116 <sub>H</sub> |             |
| <b>B_WURSSITH1</b>  | RSSI Wake-Up Threshold for Channel 1 Register      | 11B <sub>H</sub> |             |
| <b>B_WURSSIBL1</b>  | RSSI Wake-Up Blocking Level Low Channel 1 Register | 11C <sub>H</sub> |             |

## Register Overview

Table 1 Register Overview (cont'd)

| Register Short Name | Register Long Name                                  | Offset Address   | Page Number |
|---------------------|-----------------------------------------------------|------------------|-------------|
| <b>B_WURSSIBH1</b>  | RSSI Wake-Up Blocking Level High Channel 1 Register | 11D <sub>H</sub> |             |
| <b>B_WURSSITH2</b>  | RSSI Wake-Up Threshold for Channel 2 Register       | 11E <sub>H</sub> |             |
| <b>B_WURSSIBL2</b>  | RSSI Wake-Up Blocking Level Low Channel 2 Register  | 11F <sub>H</sub> |             |
| <b>B_WURSSIBH2</b>  | RSSI Wake-Up Blocking Level High Channel 2 Register | 120 <sub>H</sub> |             |
| <b>B_WURSSITH3</b>  | RSSI Wake-Up Threshold for Channel 3 Register       | 121 <sub>H</sub> |             |
| <b>B_WURSSIBL3</b>  | RSSI Wake-Up Blocking Level Low Channel 3 Register  | 122 <sub>H</sub> |             |
| <b>B_WURSSIBH3</b>  | RSSI Wake-Up Blocking Level High Channel 3 Register | 123 <sub>H</sub> |             |
| <b>B_WULOT</b>      | Wake-Up on Level Observation Time Register          | 125 <sub>H</sub> |             |
| <b>B_AFCLIMIT</b>   | AFC Limit Configuration Register                    | 12A <sub>H</sub> |             |
| <b>B_AFCAGCD</b>    | AFC/AGC Freeze Delay Register                       | 12B <sub>H</sub> |             |
| <b>B_AFCSFCFG</b>   | AFC Start/Freeze Configuration Register             | 12C <sub>H</sub> |             |
| <b>B_AFCK1CFG0</b>  | AFC Integrator 1 Gain Register 0                    | 12D <sub>H</sub> |             |
| <b>B_AFCK1CFG1</b>  | AFC Integrator 1 Gain Register 1                    | 12E <sub>H</sub> |             |
| <b>B_AFCK2CFG0</b>  | AFC Integrator 2 Gain Register 0                    | 12F <sub>H</sub> |             |
| <b>B_AFCK2CFG1</b>  | AFC Integrator 2 Gain Register 1                    | 130 <sub>H</sub> |             |
| <b>B_PMFUDSF</b>    | Peak Memory Filter Up-Down Factor Register          | 131 <sub>H</sub> |             |
| <b>B_AGCSFCFG</b>   | AGC Start/Freeze Configuration Register             | 132 <sub>H</sub> |             |
| <b>B_AGCCFG0</b>    | AGC Configuration Register 0                        | 133 <sub>H</sub> |             |
| <b>B_AGCCFG1</b>    | AGC Configuration Register 1                        | 134 <sub>H</sub> |             |
| <b>B_AGCTHR</b>     | AGC Threshold Register                              | 135 <sub>H</sub> |             |
| <b>B_DIGRXC</b>     | Digital Receiver Configuration Register             | 136 <sub>H</sub> |             |
| <b>B_ISUPFCSEL</b>  | Image Supression Fc Selection Register              | 138 <sub>H</sub> |             |
| <b>B_PDECFC</b>     | Pre Decimation Factor Register                      | 139 <sub>H</sub> |             |
| <b>B_PDECSCFSK</b>  | Pre Decimation Scaling Register FSK Mode            | 13A <sub>H</sub> |             |
| <b>B_PDECSCASK</b>  | Pre Decimation Scaling Register ASK Mode            | 13B <sub>H</sub> |             |
| <b>B_MFC</b>        | Matched Filter Control Register                     | 13C <sub>H</sub> |             |
| <b>B_SRC</b>        | Sampe Rate Converter NCO Tune                       | 13D <sub>H</sub> |             |
| <b>B_EXTSLC</b>     | Externel Data Slicer Configuration                  | 13E <sub>H</sub> |             |
| <b>B_CHCFG</b>      | Channel Configuration Register                      | 158 <sub>H</sub> |             |
| <b>B_PLLINTC1</b>   | PLL MMD Integer Value Register Channel 1            | 159 <sub>H</sub> |             |
| <b>B_PLLFRAC0C1</b> | PLL Fractional Division Ratio Register 0 Channel 1  | 15A <sub>H</sub> |             |
| <b>B_PLLFRAC1C1</b> | PLL Fractional Division Ratio Register 1 Channel 1  | 15B <sub>H</sub> |             |
| <b>B_PLLFRAC2C1</b> | PLL Fractional Division Ratio Register 2 Channel 1  | 15C <sub>H</sub> |             |
| <b>B_PLLINTC2</b>   | PLL MMD Integer Value Register Channel 2            | 15D <sub>H</sub> |             |

## Register Overview

Table 1 Register Overview (cont'd)

| Register Short Name | Register Long Name                                  | Offset Address   | Page Number |
|---------------------|-----------------------------------------------------|------------------|-------------|
| <b>B_PLLFRAC0C2</b> | PLL Fractional Division Ratio Register 0 Channel 2  | 15E <sub>H</sub> |             |
| <b>B_PLLFRAC1C2</b> | PLL Fractional Division Ratio Register 1 Channel 2  | 15F <sub>H</sub> |             |
| <b>B_PLLFRAC2C2</b> | PLL Fractional Division Ratio Register 2 Channel 2  | 160 <sub>H</sub> |             |
| <b>B_PLLINTC3</b>   | PLL MMD Integer Value Register Channel 3            | 161 <sub>H</sub> |             |
| <b>B_PLLFRAC0C3</b> | PLL Fractional Division Ratio Register 0 Channel 3  | 162 <sub>H</sub> |             |
| <b>B_PLLFRAC1C3</b> | PLL Fractional Division Ratio Register 1 Channel 3  | 163 <sub>H</sub> |             |
| <b>B_PLLFRAC2C3</b> | PLL Fractional Division Ratio Register 2 Channel 3  | 164 <sub>H</sub> |             |
| <b>C_IF1</b>        | IF1 Register                                        | 216 <sub>H</sub> |             |
| <b>C_WURSSITH1</b>  | RSSI Wake-Up Threshold for Channel 1 Register       | 21B <sub>H</sub> |             |
| <b>C_WURSSIBL1</b>  | RSSI Wake-Up Blocking Level Low Channel 1 Register  | 21C <sub>H</sub> |             |
| <b>C_WURSSIBH1</b>  | RSSI Wake-Up Blocking Level High Channel 1 Register | 21D <sub>H</sub> |             |
| <b>C_WURSSITH2</b>  | RSSI Wake-Up Threshold for Channel 2 Register       | 21E <sub>H</sub> |             |
| <b>C_WURSSIBL2</b>  | RSSI Wake-Up Blocking Level Low Channel 2 Register  | 21F <sub>H</sub> |             |
| <b>C_WURSSIBH2</b>  | RSSI Wake-Up Blocking Level High Channel 2 Register | 220 <sub>H</sub> |             |
| <b>C_WURSSITH3</b>  | RSSI Wake-Up Threshold for Channel 3 Register       | 221 <sub>H</sub> |             |
| <b>C_WURSSIBL3</b>  | RSSI Wake-Up Blocking Level Low Channel 3 Register  | 222 <sub>H</sub> |             |
| <b>C_WURSSIBH3</b>  | RSSI Wake-Up Blocking Level High Channel 3 Register | 223 <sub>H</sub> |             |
| <b>C_WULOT</b>      | Wake-Up on Level Observation Time Register          | 225 <sub>H</sub> |             |
| <b>C_AFCLIMIT</b>   | AFC Limit Configuration Register                    | 22A <sub>H</sub> |             |
| <b>C_AFCAGCD</b>    | AFC/AGC Freeze Delay Register                       | 22B <sub>H</sub> |             |
| <b>C_AFCSFCFG</b>   | AFC Start/Freeze Configuration Register             | 22C <sub>H</sub> |             |
| <b>C_AFCK1CFG0</b>  | AFC Integrator 1 Gain Register 0                    | 22D <sub>H</sub> |             |
| <b>C_AFCK1CFG1</b>  | AFC Integrator 1 Gain Register 1                    | 22E <sub>H</sub> |             |
| <b>C_AFCK2CFG0</b>  | AFC Integrator 2 Gain Register 0                    | 22F <sub>H</sub> |             |
| <b>C_AFCK2CFG1</b>  | AFC Integrator 2 Gain Register 1                    | 230 <sub>H</sub> |             |
| <b>C_PMFUDSF</b>    | Peak Memory Filter Up-Down Factor Register          | 231 <sub>H</sub> |             |
| <b>C_AGCSFCFG</b>   | AGC Start/Freeze Configuration Register             | 232 <sub>H</sub> |             |
| <b>C_AGCCFG0</b>    | AGC Configuration Register 0                        | 233 <sub>H</sub> |             |
| <b>C_AGCCFG1</b>    | AGC Configuration Register 1                        | 234 <sub>H</sub> |             |
| <b>C_AGCTHR</b>     | AGC Threshold Register                              | 235 <sub>H</sub> |             |
| <b>C_DIGRXC</b>     | Digital Receiver Configuration Register             | 236 <sub>H</sub> |             |
| <b>C_ISUPFCSEL</b>  | Image Supression Fc Selection Register              | 238 <sub>H</sub> |             |
| <b>C_PDECFC</b>     | Pre Decimation Factor Register                      | 239 <sub>H</sub> |             |
| <b>C_PDECSCFSK</b>  | Pre Decimation Scaling Register FSK Mode            | 23A <sub>H</sub> |             |

## Register Overview

Table 1 Register Overview (cont'd)

| Register Short Name | Register Long Name                                  | Offset Address   | Page Number |
|---------------------|-----------------------------------------------------|------------------|-------------|
| <b>C_PDECSCASK</b>  | Pre Decimation Scaling Register ASK Mode            | 23B <sub>H</sub> |             |
| <b>C_MFC</b>        | Matched Filter Control Register                     | 23C <sub>H</sub> |             |
| <b>C_SRC</b>        | Sampe Rate Converter NCO Tune                       | 23D <sub>H</sub> |             |
| <b>C_EXTSLC</b>     | Externel Data Slicer Configuration                  | 23E <sub>H</sub> |             |
| <b>C_CHCFG</b>      | Channel Configuration Register                      | 258 <sub>H</sub> |             |
| <b>C_PLLINTC1</b>   | PLL MMD Integer Value Register Channel 1            | 259 <sub>H</sub> |             |
| <b>C_PLLFRAC0C1</b> | PLL Fractional Division Ratio Register 0 Channel 1  | 25A <sub>H</sub> |             |
| <b>C_PLLFRAC1C1</b> | PLL Fractional Division Ratio Register 1 Channel 1  | 25B <sub>H</sub> |             |
| <b>C_PLLFRAC2C1</b> | PLL Fractional Division Ratio Register 2 Channel 1  | 25C <sub>H</sub> |             |
| <b>C_PLLINTC2</b>   | PLL MMD Integer Value Register Channel 2            | 25D <sub>H</sub> |             |
| <b>C_PLLFRAC0C2</b> | PLL Fractional Division Ratio Register 0 Channel 2  | 25E <sub>H</sub> |             |
| <b>C_PLLFRAC1C2</b> | PLL Fractional Division Ratio Register 1 Channel 2  | 25F <sub>H</sub> |             |
| <b>C_PLLFRAC2C2</b> | PLL Fractional Division Ratio Register 2 Channel 2  | 260 <sub>H</sub> |             |
| <b>C_PLLINTC3</b>   | PLL MMD Integer Value Register Channel 3            | 261 <sub>H</sub> |             |
| <b>C_PLLFRAC0C3</b> | PLL Fractional Division Ratio Register 0 Channel 3  | 262 <sub>H</sub> |             |
| <b>C_PLLFRAC1C3</b> | PLL Fractional Division Ratio Register 1 Channel 3  | 263 <sub>H</sub> |             |
| <b>C_PLLFRAC2C3</b> | PLL Fractional Division Ratio Register 2 Channel 3  | 264 <sub>H</sub> |             |
| <b>D_IF1</b>        | IF1 Register                                        | 316 <sub>H</sub> |             |
| <b>D_WURSSITH1</b>  | RSSI Wake-Up Threshold for Channel 1 Register       | 31B <sub>H</sub> |             |
| <b>D_WURSSIBL1</b>  | RSSI Wake-Up Blocking Level Low Channel 1 Register  | 31C <sub>H</sub> |             |
| <b>D_WURSSIBH1</b>  | RSSI Wake-Up Blocking Level High Channel 1 Register | 31D <sub>H</sub> |             |
| <b>D_WURSSITH2</b>  | RSSI Wake-Up Threshold for Channel 2 Register       | 31E <sub>H</sub> |             |
| <b>D_WURSSIBL2</b>  | RSSI Wake-Up Blocking Level Low Channel 2 Register  | 31F <sub>H</sub> |             |
| <b>D_WURSSIBH2</b>  | RSSI Wake-Up Blocking Level High Channel 2 Register | 320 <sub>H</sub> |             |
| <b>D_WURSSITH3</b>  | RSSI Wake-Up Threshold for Channel 3 Register       | 321 <sub>H</sub> |             |
| <b>D_WURSSIBL3</b>  | RSSI Wake-Up Blocking Level Low Channel 3 Register  | 322 <sub>H</sub> |             |
| <b>D_WURSSIBH3</b>  | RSSI Wake-Up Blocking Level High Channel 3 Register | 323 <sub>H</sub> |             |
| <b>D_WULOT</b>      | Wake-Up on Level Observation Time Register          | 325 <sub>H</sub> |             |
| <b>D_AFCLIMIT</b>   | AFC Limit Configuration Register                    | 32A <sub>H</sub> |             |
| <b>D_AFCAGCD</b>    | AFC/AGC Freeze Delay Register                       | 32B <sub>H</sub> |             |
| <b>D_AFCSFCFG</b>   | AFC Start/Freeze Configuration Register             | 32C <sub>H</sub> |             |
| <b>D_AFCK1CFG0</b>  | AFC Integrator 1 Gain Register 0                    | 32D <sub>H</sub> |             |
| <b>D_AFCK1CFG1</b>  | AFC Integrator 1 Gain Register 1                    | 32E <sub>H</sub> |             |
| <b>D_AFCK2CFG0</b>  | AFC Integrator 2 Gain Register 0                    | 32F <sub>H</sub> |             |

## Register Overview

Table 1 Register Overview (cont'd)

| Register Short Name | Register Long Name                                 | Offset Address   | Page Number |
|---------------------|----------------------------------------------------|------------------|-------------|
| D_AFCK2CFG1         | AFC Integrator 2 Gain Register 1                   | 330 <sub>H</sub> |             |
| D_PMFUDSF           | Peak Memory Filter Up-Down Factor Register         | 331 <sub>H</sub> |             |
| D_AGCSFCFG          | AGC Start/Freeze Configuration Register            | 332 <sub>H</sub> |             |
| D_AGCCFG0           | AGC Configuration Register 0                       | 333 <sub>H</sub> |             |
| D_AGCCFG1           | AGC Configuration Register 1                       | 334 <sub>H</sub> |             |
| D_AGCTHR            | AGC Threshold Register                             | 335 <sub>H</sub> |             |
| D_DIGRXC            | Digital Receiver Configuration Register            | 336 <sub>H</sub> |             |
| D_ISUPFCSEL         | Image Supression Fc Selection Register             | 338 <sub>H</sub> |             |
| D_PDECFC            | Pre Decimation Factor Register                     | 339 <sub>H</sub> |             |
| D_PDECSCFSK         | Pre Decimation Scaling Register FSK Mode           | 33A <sub>H</sub> |             |
| D_PDECSCASK         | Pre Decimation Scaling Register ASK Mode           | 33B <sub>H</sub> |             |
| D_MFC               | Matched Filter Control Register                    | 33C <sub>H</sub> |             |
| D_SRC               | Sampe Rate Converter NCO Tune                      | 33D <sub>H</sub> |             |
| D_EXTSLC            | Externel Data Slicer Configuration                 | 33E <sub>H</sub> |             |
| D_CHCFG             | Channel Configuration Register                     | 358 <sub>H</sub> |             |
| D_PLLINTC1          | PLL MMD Integer Value Register Channel 1           | 359 <sub>H</sub> |             |
| D_PLLFRAC0C1        | PLL Fractional Division Ratio Register 0 Channel 1 | 35A <sub>H</sub> |             |
| D_PLLFRAC1C1        | PLL Fractional Division Ratio Register 1 Channel 1 | 35B <sub>H</sub> |             |
| D_PLLFRAC2C1        | PLL Fractional Division Ratio Register 2 Channel 1 | 35C <sub>H</sub> |             |
| D_PLLINTC2          | PLL MMD Integer Value Register Channel 2           | 35D <sub>H</sub> |             |
| D_PLLFRAC0C2        | PLL Fractional Division Ratio Register 0 Channel 2 | 35E <sub>H</sub> |             |
| D_PLLFRAC1C2        | PLL Fractional Division Ratio Register 1 Channel 2 | 35F <sub>H</sub> |             |
| D_PLLFRAC2C2        | PLL Fractional Division Ratio Register 2 Channel 2 | 360 <sub>H</sub> |             |
| D_PLLINTC3          | PLL MMD Integer Value Register Channel 3           | 361 <sub>H</sub> |             |
| D_PLLFRAC0C3        | PLL Fractional Division Ratio Register 0 Channel 3 | 362 <sub>H</sub> |             |
| D_PLLFRAC1C3        | PLL Fractional Division Ratio Register 1 Channel 3 | 363 <sub>H</sub> |             |
| D_PLLFRAC2C3        | PLL Fractional Division Ratio Register 2 Channel 3 | 364 <sub>H</sub> |             |

Table 2 Register Overview and Reset Value

| Register Short Name                                       | Register Long Name                                  | Offset Address   | Reset Value     |
|-----------------------------------------------------------|-----------------------------------------------------|------------------|-----------------|
| <b>Appendix - Registers Chapter, Register Description</b> |                                                     |                  |                 |
| A_IF1                                                     | IF1 Register                                        | 016 <sub>H</sub> | 20 <sub>H</sub> |
| A_WURSSITH1                                               | RSSI Wake-Up Threshold for Channel 1 Register       | 01B <sub>H</sub> | 00 <sub>H</sub> |
| A_WURSSIBL1                                               | RSSI Wake-Up Blocking Level Low Channel 1 Register  | 01C <sub>H</sub> | FF <sub>H</sub> |
| A_WURSSIBH1                                               | RSSI Wake-Up Blocking Level High Channel 1 Register | 01D <sub>H</sub> | 00 <sub>H</sub> |
| A_WURSSITH2                                               | RSSI Wake-Up Threshold for Channel 2 Register       | 01E <sub>H</sub> | 00 <sub>H</sub> |

**Register Overview**
**Table 2 Register Overview and Reset Value (cont'd)**

| Register Short Name | Register Long Name                                  | Offset Address   | Reset Value     |
|---------------------|-----------------------------------------------------|------------------|-----------------|
| <b>A_WURSSIBL2</b>  | RSSI Wake-Up Blocking Level Low Channel 2 Register  | 01F <sub>H</sub> | FF <sub>H</sub> |
| <b>A_WURSSIBH2</b>  | RSSI Wake-Up Blocking Level High Channel 2 Register | 020 <sub>H</sub> | 00 <sub>H</sub> |
| <b>A_WURSSITH3</b>  | RSSI Wake-Up Threshold for Channel 3 Register       | 021 <sub>H</sub> | 00 <sub>H</sub> |
| <b>A_WURSSIBL3</b>  | RSSI Wake-Up Blocking Level Low Channel 3 Register  | 022 <sub>H</sub> | FF <sub>H</sub> |
| <b>A_WURSSIBH3</b>  | RSSI Wake-Up Blocking Level High Channel 3 Register | 023 <sub>H</sub> | 00 <sub>H</sub> |
| <b>A_WULOT</b>      | Wake-up on Level Observation Time Register          | 025 <sub>H</sub> | 00 <sub>H</sub> |
| <b>A_AFCLIMIT</b>   | AFC Limit Configuration Register                    | 02A <sub>H</sub> | 02 <sub>H</sub> |
| <b>A_AFCAGCD</b>    | AFC/AGC Freeze Delay Register                       | 02B <sub>H</sub> | 00 <sub>H</sub> |
| <b>A_AFCSFCFG</b>   | AFC Start/Freeze Configuration Register             | 02C <sub>H</sub> | 00 <sub>H</sub> |
| <b>A_AFCK1CFG0</b>  | AFC Integrator 1 Gain Register 0                    | 02D <sub>H</sub> | 00 <sub>H</sub> |
| <b>A_AFCK1CFG1</b>  | AFC Integrator 1 Gain Register 1                    | 02E <sub>H</sub> | 00 <sub>H</sub> |
| <b>A_AFCK2CFG0</b>  | AFC Integrator 2 Gain Register 0                    | 02F <sub>H</sub> | 00 <sub>H</sub> |
| <b>A_AFCK2CFG1</b>  | AFC Integrator 2 Gain Register 1                    | 030 <sub>H</sub> | 00 <sub>H</sub> |
| <b>A_PMFUDSF</b>    | Peak Memory Filter Up-Down Factor Register          | 031 <sub>H</sub> | 42 <sub>H</sub> |
| <b>A_AGCSFCFG</b>   | AGC Start/Freeze Configuration Register             | 032 <sub>H</sub> | 00 <sub>H</sub> |
| <b>A_AGCCFG0</b>    | AGC Configuration Register 0                        | 033 <sub>H</sub> | 2B <sub>H</sub> |
| <b>A_AGCCFG1</b>    | AGC Configuration Register 1                        | 034 <sub>H</sub> | 03 <sub>H</sub> |
| <b>A_AGCTHR</b>     | AGC Threshold Register                              | 035 <sub>H</sub> | 08 <sub>H</sub> |
| <b>A_DIGRXC</b>     | Digital Receiver Configuration Register             | 036 <sub>H</sub> | 40 <sub>H</sub> |
| <b>A_ISUPFCSEL</b>  | Image Supression Fc Selection Register              | 038 <sub>H</sub> | 07 <sub>H</sub> |
| <b>A_PDECFC</b>     | Pre Decimation Factor Register                      | 039 <sub>H</sub> | 00 <sub>H</sub> |
| <b>A_PDECSCFSK</b>  | Pre Decimation Scaling Register FSK Mode            | 03A <sub>H</sub> | 00 <sub>H</sub> |
| <b>A_PDECSCASK</b>  | Pre Decimation Scaling Register ASK Mode            | 03B <sub>H</sub> | 20 <sub>H</sub> |
| <b>A_MFC</b>        | Matched Filter Control Register                     | 03C <sub>H</sub> | 07 <sub>H</sub> |
| <b>A_SRC</b>        | Sampe Rate Converter NCO Tune                       | 03D <sub>H</sub> | 00 <sub>H</sub> |
| <b>A_EXTSLC</b>     | Externel Data Slicer Configuration                  | 03E <sub>H</sub> | 02 <sub>H</sub> |
| <b>A_CHCFG</b>      | Channel Configuration Register                      | 058 <sub>H</sub> | 44 <sub>H</sub> |
| <b>A_PLLINTC1</b>   | PLL MMD Integer Value Register Channel 1            | 059 <sub>H</sub> | 93 <sub>H</sub> |
| <b>A_PLLFRAC0C1</b> | PLL Fractional Division Ratio Register 0 Channel 1  | 05A <sub>H</sub> | F3 <sub>H</sub> |
| <b>A_PLLFRAC1C1</b> | PLL Fractional Division Ratio Register 1 Channel 1  | 05B <sub>H</sub> | 07 <sub>H</sub> |
| <b>A_PLLFRAC2C1</b> | PLL Fractional Division Ratio Register 2 Channel 1  | 05C <sub>H</sub> | 09 <sub>H</sub> |
| <b>A_PLLINTC2</b>   | PLL MMD Integer Value Register Channel 2            | 05D <sub>H</sub> | 13 <sub>H</sub> |
| <b>A_PLLFRAC0C2</b> | PLL Fractional Division Ratio Register 0 Channel 2  | 05E <sub>H</sub> | F3 <sub>H</sub> |
| <b>A_PLLFRAC1C2</b> | PLL Fractional Division Ratio Register 1 Channel 2  | 05F <sub>H</sub> | 07 <sub>H</sub> |
| <b>A_PLLFRAC2C2</b> | PLL Fractional Division Ratio Register 2 Channel 2  | 060 <sub>H</sub> | 09 <sub>H</sub> |

## Register Overview

Table 2 Register Overview and Reset Value (cont'd)

| Register Short Name | Register Long Name                                 | Offset Address   | Reset Value     |
|---------------------|----------------------------------------------------|------------------|-----------------|
| <b>A_PLLINTC3</b>   | PLL MMD Integer Value Register Channel 3           | 061 <sub>H</sub> | 13 <sub>H</sub> |
| <b>A_PLLFRAC0C3</b> | PLL Fractional Division Ratio Register 0 Channel 3 | 062 <sub>H</sub> | F3 <sub>H</sub> |
| <b>A_PLLFRAC1C3</b> | PLL Fractional Division Ratio Register 1 Channel 3 | 063 <sub>H</sub> | 07 <sub>H</sub> |
| <b>A_PLLFRAC2C3</b> | PLL Fractional Division Ratio Register 2 Channel 3 | 064 <sub>H</sub> | 09 <sub>H</sub> |
| <b>SFRPAGE</b>      | Special Function Register Page Register            | 080 <sub>H</sub> | 00 <sub>H</sub> |
| <b>PPCFG0</b>       | PP0 and PP1 Configuration Register                 | 081 <sub>H</sub> | 50 <sub>H</sub> |
| <b>PPCFG1</b>       | PP2 and PP3 Configuration Register                 | 082 <sub>H</sub> | 12 <sub>H</sub> |
| <b>PPCFG2</b>       | PPx Port Configuration Register                    | 083 <sub>H</sub> | 00 <sub>H</sub> |
| <b>RXRUNCFG0</b>    | RX RUN Configuration Register 0                    | 084 <sub>H</sub> | FF <sub>H</sub> |
| <b>RXRUNCFG1</b>    | RX RUN Configuration Register 1                    | 085 <sub>H</sub> | FF <sub>H</sub> |
| <b>CLKOUT0</b>      | Clock Divider Register 0                           | 086 <sub>H</sub> | 0B <sub>H</sub> |
| <b>CLKOUT1</b>      | Clock Divider Register 1                           | 087 <sub>H</sub> | 00 <sub>H</sub> |
| <b>CLKOUT2</b>      | Clock Divider Register 2                           | 088 <sub>H</sub> | 00 <sub>H</sub> |
| <b>RFC</b>          | RF Control Register                                | 089 <sub>H</sub> | 07 <sub>H</sub> |
| <b>BPFCALCFG0</b>   | BPF Calibration Configuration Register 0           | 08A <sub>H</sub> | 07 <sub>H</sub> |
| <b>BPFCALCFG1</b>   | BPF Calibration Configuration Register 1           | 08B <sub>H</sub> | 04 <sub>H</sub> |
| <b>XTALCAL0</b>     | XTAL Coarse Calibration Register                   | 08C <sub>H</sub> | 10 <sub>H</sub> |
| <b>XTALCAL1</b>     | XTAL Fine Calibration Register                     | 08D <sub>H</sub> | 00 <sub>H</sub> |
| <b>RSSIMONC</b>     | RSSI Monitor Configuration Register                | 08E <sub>H</sub> | 01 <sub>H</sub> |
| <b>ADCINSEL</b>     | ADC Input Selection Register                       | 08F <sub>H</sub> | 00 <sub>H</sub> |
| <b>RSSIOFFS</b>     | RSSI Offset Register                               | 090 <sub>H</sub> | 80 <sub>H</sub> |
| <b>RSSISLOPE</b>    | RSSI Slope Register                                | 091 <sub>H</sub> | 80 <sub>H</sub> |
| <b>IM0</b>          | Interrupt Mask Register 0                          | 094 <sub>H</sub> | 00 <sub>H</sub> |
| <b>IM1</b>          | Interrupt Mask Register 1                          | 095 <sub>H</sub> | 00 <sub>H</sub> |
| <b>SPMAP</b>        | Self Polling Mode Active Periods Register          | 096 <sub>H</sub> | 01 <sub>H</sub> |
| <b>SPMIP</b>        | Self Polling Mode Idle Periods Register            | 097 <sub>H</sub> | 01 <sub>H</sub> |
| <b>SPMC</b>         | Self Polling Mode Control Register                 | 098 <sub>H</sub> | 00 <sub>H</sub> |
| <b>SPMRT</b>        | Self Polling Mode Reference Timer Register         | 099 <sub>H</sub> | 01 <sub>H</sub> |
| <b>SPMOFFT0</b>     | Self Polling Mode Off Time Register 0              | 09A <sub>H</sub> | 01 <sub>H</sub> |
| <b>SPMOFFT1</b>     | Self Polling Mode Off Time Register 1              | 09B <sub>H</sub> | 00 <sub>H</sub> |
| <b>SPMONTA0</b>     | Self Polling Mode On Time Config A Register 0      | 09C <sub>H</sub> | 01 <sub>H</sub> |
| <b>SPMONTA1</b>     | Self Polling Mode On Time Config A Register 1      | 09D <sub>H</sub> | 00 <sub>H</sub> |
| <b>SPMONTB0</b>     | Self Polling Mode On Time Config B Register 0      | 09E <sub>H</sub> | 01 <sub>H</sub> |
| <b>SPMONTB1</b>     | Self Polling Mode On Time Config B Register 1      | 09F <sub>H</sub> | 00 <sub>H</sub> |
| <b>SPMONTC0</b>     | Self Polling Mode On Time Config C Register 0      | 0A0 <sub>H</sub> | 01 <sub>H</sub> |
| <b>SPMONTC1</b>     | Self Polling Mode On Time Config C Register 1      | 0A1 <sub>H</sub> | 00 <sub>H</sub> |
| <b>SPMONTD0</b>     | Self Polling Mode On Time Config D Register 0      | 0A2 <sub>H</sub> | 01 <sub>H</sub> |
| <b>SPMONTD1</b>     | Self Polling Mode On Time Config D Register 1      | 0A3 <sub>H</sub> | 00 <sub>H</sub> |

## Register Overview

Table 2 Register Overview and Reset Value (cont'd)

| Register Short Name | Register Long Name                                  | Offset Address   | Reset Value     |
|---------------------|-----------------------------------------------------|------------------|-----------------|
| <b>EXTPCMD</b>      | External Processing Command Register                | 0A4 <sub>H</sub> | 00 <sub>H</sub> |
| <b>CMC1</b>         | Chip Mode Control Register 1                        | 0A5 <sub>H</sub> | 04 <sub>H</sub> |
| <b>CMC0</b>         | Chip Mode Control Register 0                        | 0A6 <sub>H</sub> | 10 <sub>H</sub> |
| <b>RSSIPWU</b>      | Wakeup Peak Detector Readout Register               | 0A7 <sub>H</sub> | 00 <sub>H</sub> |
| <b>IS0</b>          | Interrupt Status Register 0                         | 0A8 <sub>H</sub> | FF <sub>H</sub> |
| <b>IS1</b>          | Interrupt Status Register 1                         | 0A9 <sub>H</sub> | FF <sub>H</sub> |
| <b>RFPLLACC</b>     | RF PLL Actual Channel and Configuration Register    | 0AA <sub>H</sub> | 00 <sub>H</sub> |
| <b>RSSIPRX</b>      | RSSI Peak Detector Readout Register                 | 0AB <sub>H</sub> | 00 <sub>H</sub> |
| <b>ADCRESH</b>      | ADC Result High Byte Register                       | 0AE <sub>H</sub> | 00 <sub>H</sub> |
| <b>ADCRESL</b>      | ADC Result Low Byte Register                        | 0AF <sub>H</sub> | 00 <sub>H</sub> |
| <b>VACRES</b>       | VCO Autocalibration Result Readout Register         | 0B0 <sub>H</sub> | 00 <sub>H</sub> |
| <b>AFCOFFSET</b>    | AFC Offset Read Register                            | 0B1 <sub>H</sub> | 00 <sub>H</sub> |
| <b>AGCGAINR</b>     | AGC Gain Readout Register                           | 0B2 <sub>H</sub> | 00 <sub>H</sub> |
| <b>SPIAT</b>        | SPI Address Tracer Register                         | 0B3 <sub>H</sub> | 00 <sub>H</sub> |
| <b>SPIDT</b>        | SPI Data Tracer Register                            | 0B4 <sub>H</sub> | 00 <sub>H</sub> |
| <b>SPICHKSUM</b>    | SPI Checksum Register                               | 0B5 <sub>H</sub> | 00 <sub>H</sub> |
| <b>SN0</b>          | Serial Number Register 0                            | 0B6 <sub>H</sub> | 00 <sub>H</sub> |
| <b>SN1</b>          | Serial Number Register 1                            | 0B7 <sub>H</sub> | 00 <sub>H</sub> |
| <b>SN2</b>          | Serial Number Register 2                            | 0B8 <sub>H</sub> | 00 <sub>H</sub> |
| <b>SN3</b>          | Serial Number Register 3                            | 0B9 <sub>H</sub> | 00 <sub>H</sub> |
| <b>RSSIRX</b>       | RSSI Readout Register                               | 0BA <sub>H</sub> | 00 <sub>H</sub> |
| <b>RSSIPMF</b>      | RSSI Peak Memory Filter Readout Register            | 0BB <sub>H</sub> | 00 <sub>H</sub> |
| <b>B_IF1</b>        | IF1 Register                                        | 116 <sub>H</sub> | 20 <sub>H</sub> |
| <b>B_WURSSITH1</b>  | RSSI Wake-Up Threshold for Channel 1 Register       | 11B <sub>H</sub> | 00 <sub>H</sub> |
| <b>B_WURSSIBL1</b>  | RSSI Wake-Up Blocking Level Low Channel 1 Register  | 11C <sub>H</sub> | FF <sub>H</sub> |
| <b>B_WURSSIBH1</b>  | RSSI Wake-Up Blocking Level High Channel 1 Register | 11D <sub>H</sub> | 00 <sub>H</sub> |
| <b>B_WURSSITH2</b>  | RSSI Wake-Up Threshold for Channel 2 Register       | 11E <sub>H</sub> | 00 <sub>H</sub> |
| <b>B_WURSSIBL2</b>  | RSSI Wake-Up Blocking Level Low Channel 2 Register  | 11F <sub>H</sub> | FF <sub>H</sub> |
| <b>B_WURSSIBH2</b>  | RSSI Wake-Up Blocking Level High Channel 2 Register | 120 <sub>H</sub> | 00 <sub>H</sub> |
| <b>B_WURSSITH3</b>  | RSSI Wake-Up Threshold for Channel 3 Register       | 121 <sub>H</sub> | 00 <sub>H</sub> |
| <b>B_WURSSIBL3</b>  | RSSI Wake-Up Blocking Level Low Channel 3 Register  | 122 <sub>H</sub> | FF <sub>H</sub> |
| <b>B_WURSSIBH3</b>  | RSSI Wake-Up Blocking Level High Channel 3 Register | 123 <sub>H</sub> | 00 <sub>H</sub> |
| <b>B_WULOT</b>      | Wake-Up on Level Observation Time Register          | 125 <sub>H</sub> | 00 <sub>H</sub> |

## Register Overview

Table 2 Register Overview and Reset Value (cont'd)

| Register Short Name | Register Long Name                                  | Offset Address   | Reset Value     |
|---------------------|-----------------------------------------------------|------------------|-----------------|
| <b>B_AFCLIMIT</b>   | AFC Limit Configuration Register                    | 12A <sub>H</sub> | 02 <sub>H</sub> |
| <b>B_AFCAGCD</b>    | AFC/AGC Freeze Delay Register                       | 12B <sub>H</sub> | 00 <sub>H</sub> |
| <b>B_AFCSFCFG</b>   | AFC Start/Freeze Configuration Register             | 12C <sub>H</sub> | 00 <sub>H</sub> |
| <b>B_AFCK1CFG0</b>  | AFC Integrator 1 Gain Register 0                    | 12D <sub>H</sub> | 00 <sub>H</sub> |
| <b>B_AFCK1CFG1</b>  | AFC Integrator 1 Gain Register 1                    | 12E <sub>H</sub> | 00 <sub>H</sub> |
| <b>B_AFCK2CFG0</b>  | AFC Integrator 2 Gain Register 0                    | 12F <sub>H</sub> | 00 <sub>H</sub> |
| <b>B_AFCK2CFG1</b>  | AFC Integrator 2 Gain Register 1                    | 130 <sub>H</sub> | 00 <sub>H</sub> |
| <b>B_PMFUDSF</b>    | Peak Memory Filter Up-Down Factor Register          | 131 <sub>H</sub> | 42 <sub>H</sub> |
| <b>B_AGCSFCFG</b>   | AGC Start/Freeze Configuration Register             | 132 <sub>H</sub> | 00 <sub>H</sub> |
| <b>B_AGCCFG0</b>    | AGC Configuration Register 0                        | 133 <sub>H</sub> | 2B <sub>H</sub> |
| <b>B_AGCCFG1</b>    | AGC Configuration Register 1                        | 134 <sub>H</sub> | 03 <sub>H</sub> |
| <b>B_AGCTHR</b>     | AGC Threshold Register                              | 135 <sub>H</sub> | 08 <sub>H</sub> |
| <b>B_DIGRXC</b>     | Digital Receiver Configuration Register             | 136 <sub>H</sub> | 40 <sub>H</sub> |
| <b>B_ISUPFCSEL</b>  | Image Supression Fc Selection Register              | 138 <sub>H</sub> | 07 <sub>H</sub> |
| <b>B_PDECFC</b>     | Pre Decimation Factor Register                      | 139 <sub>H</sub> | 00 <sub>H</sub> |
| <b>B_PDECSCFSK</b>  | Pre Decimation Scaling Register FSK Mode            | 13A <sub>H</sub> | 00 <sub>H</sub> |
| <b>B_PDECSCASK</b>  | Pre Decimation Scaling Register ASK Mode            | 13B <sub>H</sub> | 20 <sub>H</sub> |
| <b>B_MFC</b>        | Matched Filter Control Register                     | 13C <sub>H</sub> | 07 <sub>H</sub> |
| <b>B_SRC</b>        | Sampe Rate Converter NCO Tune                       | 13D <sub>H</sub> | 00 <sub>H</sub> |
| <b>B_EXTSLC</b>     | Externel Data Slicer Configuration                  | 13E <sub>H</sub> | 02 <sub>H</sub> |
| <b>B_CHCFG</b>      | Channel Configuration Register                      | 158 <sub>H</sub> | 44 <sub>H</sub> |
| <b>B_PLLINTC1</b>   | PLL MMD Integer Value Register Channel 1            | 159 <sub>H</sub> | 93 <sub>H</sub> |
| <b>B_PLLFRAC0C1</b> | PLL Fractional Division Ratio Register 0 Channel 1  | 15A <sub>H</sub> | F3 <sub>H</sub> |
| <b>B_PLLFRAC1C1</b> | PLL Fractional Division Ratio Register 1 Channel 1  | 15B <sub>H</sub> | 07 <sub>H</sub> |
| <b>B_PLLFRAC2C1</b> | PLL Fractional Division Ratio Register 2 Channel 1  | 15C <sub>H</sub> | 09 <sub>H</sub> |
| <b>B_PLLINTC2</b>   | PLL MMD Integer Value Register Channel 2            | 15D <sub>H</sub> | 13 <sub>H</sub> |
| <b>B_PLLFRAC0C2</b> | PLL Fractional Division Ratio Register 0 Channel 2  | 15E <sub>H</sub> | F3 <sub>H</sub> |
| <b>B_PLLFRAC1C2</b> | PLL Fractional Division Ratio Register 1 Channel 2  | 15F <sub>H</sub> | 07 <sub>H</sub> |
| <b>B_PLLFRAC2C2</b> | PLL Fractional Division Ratio Register 2 Channel 2  | 160 <sub>H</sub> | 09 <sub>H</sub> |
| <b>B_PLLINTC3</b>   | PLL MMD Integer Value Register Channel 3            | 161 <sub>H</sub> | 13 <sub>H</sub> |
| <b>B_PLLFRAC0C3</b> | PLL Fractional Division Ratio Register 0 Channel 3  | 162 <sub>H</sub> | F3 <sub>H</sub> |
| <b>B_PLLFRAC1C3</b> | PLL Fractional Division Ratio Register 1 Channel 3  | 163 <sub>H</sub> | 07 <sub>H</sub> |
| <b>B_PLLFRAC2C3</b> | PLL Fractional Division Ratio Register 2 Channel 3  | 164 <sub>H</sub> | 09 <sub>H</sub> |
| <b>C_IF1</b>        | IF1 Register                                        | 216 <sub>H</sub> | 20 <sub>H</sub> |
| <b>C_WURSSITH1</b>  | RSSI Wake-Up Threshold for Channel 1 Register       | 21B <sub>H</sub> | 00 <sub>H</sub> |
| <b>C_WURSSIBL1</b>  | RSSI Wake-Up Blocking Level Low Channel 1 Register  | 21C <sub>H</sub> | FF <sub>H</sub> |
| <b>C_WURSSIBH1</b>  | RSSI Wake-Up Blocking Level High Channel 1 Register | 21D <sub>H</sub> | 00 <sub>H</sub> |

**Register Overview**
**Table 2 Register Overview and Reset Value (cont'd)**

| Register Short Name | Register Long Name                                  | Offset Address   | Reset Value     |
|---------------------|-----------------------------------------------------|------------------|-----------------|
| <b>C_WURSSITH2</b>  | RSSI Wake-Up Threshold for Channel 2 Register       | 21E <sub>H</sub> | 00 <sub>H</sub> |
| <b>C_WURSSIBL2</b>  | RSSI Wake-Up Blocking Level Low Channel 2 Register  | 21F <sub>H</sub> | FF <sub>H</sub> |
| <b>C_WURSSIBH2</b>  | RSSI Wake-Up Blocking Level High Channel 2 Register | 220 <sub>H</sub> | 00 <sub>H</sub> |
| <b>C_WURSSITH3</b>  | RSSI Wake-Up Threshold for Channel 3 Register       | 221 <sub>H</sub> | 00 <sub>H</sub> |
| <b>C_WURSSIBL3</b>  | RSSI Wake-Up Blocking Level Low Channel 3 Register  | 222 <sub>H</sub> | FF <sub>H</sub> |
| <b>C_WURSSIBH3</b>  | RSSI Wake-Up Blocking Level High Channel 3 Register | 223 <sub>H</sub> | 00 <sub>H</sub> |
| <b>C_WULOT</b>      | Wake-Up on Level Observation Time Register          | 225 <sub>H</sub> | 00 <sub>H</sub> |
| <b>C_AFCLIMIT</b>   | AFC Limit Configuration Register                    | 22A <sub>H</sub> | 02 <sub>H</sub> |
| <b>C_AFCAGCD</b>    | AFC/AGC Freeze Delay Register                       | 22B <sub>H</sub> | 00 <sub>H</sub> |
| <b>C_AFCSFCFG</b>   | AFC Start/Freeze Configuration Register             | 22C <sub>H</sub> | 00 <sub>H</sub> |
| <b>C_AFCK1CFG0</b>  | AFC Integrator 1 Gain Register 0                    | 22D <sub>H</sub> | 00 <sub>H</sub> |
| <b>C_AFCK1CFG1</b>  | AFC Integrator 1 Gain Register 1                    | 22E <sub>H</sub> | 00 <sub>H</sub> |
| <b>C_AFCK2CFG0</b>  | AFC Integrator 2 Gain Register 0                    | 22F <sub>H</sub> | 00 <sub>H</sub> |
| <b>C_AFCK2CFG1</b>  | AFC Integrator 2 Gain Register 1                    | 230 <sub>H</sub> | 00 <sub>H</sub> |
| <b>C_PMFUDSF</b>    | Peak Memory Filter Up-Down Factor Register          | 231 <sub>H</sub> | 42 <sub>H</sub> |
| <b>C_AGCSFCFG</b>   | AGC Start/Freeze Configuration Register             | 232 <sub>H</sub> | 00 <sub>H</sub> |
| <b>C_AGCCFG0</b>    | AGC Configuration Register 0                        | 233 <sub>H</sub> | 2B <sub>H</sub> |
| <b>C_AGCCFG1</b>    | AGC Configuration Register 1                        | 234 <sub>H</sub> | 03 <sub>H</sub> |
| <b>C_AGCTHR</b>     | AGC Threshold Register                              | 235 <sub>H</sub> | 08 <sub>H</sub> |
| <b>C_DIGRXC</b>     | Digital Receiver Configuration Register             | 236 <sub>H</sub> | 40 <sub>H</sub> |
| <b>C_ISUPFCSEL</b>  | Image Supression Fc Selection Register              | 238 <sub>H</sub> | 07 <sub>H</sub> |
| <b>C_PDECF</b>      | Pre Decimation Factor Register                      | 239 <sub>H</sub> | 00 <sub>H</sub> |
| <b>C_PDECSCFSK</b>  | Pre Decimation Scaling Register FSK Mode            | 23A <sub>H</sub> | 00 <sub>H</sub> |
| <b>C_PDECSCASK</b>  | Pre Decimation Scaling Register ASK Mode            | 23B <sub>H</sub> | 20 <sub>H</sub> |
| <b>C_MFC</b>        | Matched Filter Control Register                     | 23C <sub>H</sub> | 07 <sub>H</sub> |
| <b>C_SRC</b>        | Sampe Rate Converter NCO Tune                       | 23D <sub>H</sub> | 00 <sub>H</sub> |
| <b>C_EXTSLC</b>     | External Data Slicer Configuration                  | 23E <sub>H</sub> | 02 <sub>H</sub> |
| <b>C_CHCFG</b>      | Channel Configuration Register                      | 258 <sub>H</sub> | 44 <sub>H</sub> |
| <b>C_PLLINTC1</b>   | PLL MMD Integer Value Register Channel 1            | 259 <sub>H</sub> | 93 <sub>H</sub> |
| <b>C_PLLFRAC0C1</b> | PLL Fractional Division Ratio Register 0 Channel 1  | 25A <sub>H</sub> | F3 <sub>H</sub> |
| <b>C_PLLFRAC1C1</b> | PLL Fractional Division Ratio Register 1 Channel 1  | 25B <sub>H</sub> | 07 <sub>H</sub> |
| <b>C_PLLFRAC2C1</b> | PLL Fractional Division Ratio Register 2 Channel 1  | 25C <sub>H</sub> | 09 <sub>H</sub> |
| <b>C_PLLINTC2</b>   | PLL MMD Integer Value Register Channel 2            | 25D <sub>H</sub> | 13 <sub>H</sub> |
| <b>C_PLLFRAC0C2</b> | PLL Fractional Division Ratio Register 0 Channel 2  | 25E <sub>H</sub> | F3 <sub>H</sub> |
| <b>C_PLLFRAC1C2</b> | PLL Fractional Division Ratio Register 1 Channel 2  | 25F <sub>H</sub> | 07 <sub>H</sub> |

**Register Overview**
**Table 2 Register Overview and Reset Value (cont'd)**

| Register Short Name | Register Long Name                                  | Offset Address   | Reset Value     |
|---------------------|-----------------------------------------------------|------------------|-----------------|
| <b>C_PLLFRAC2C2</b> | PLL Fractional Division Ratio Register 2 Channel 2  | 260 <sub>H</sub> | 09 <sub>H</sub> |
| <b>C_PLLINTC3</b>   | PLL MMD Integer Value Register Channel 3            | 261 <sub>H</sub> | 13 <sub>H</sub> |
| <b>C_PLLFRAC0C3</b> | PLL Fractional Division Ratio Register 0 Channel 3  | 262 <sub>H</sub> | F3 <sub>H</sub> |
| <b>C_PLLFRAC1C3</b> | PLL Fractional Division Ratio Register 1 Channel 3  | 263 <sub>H</sub> | 07 <sub>H</sub> |
| <b>C_PLLFRAC2C3</b> | PLL Fractional Division Ratio Register 2 Channel 3  | 264 <sub>H</sub> | 09 <sub>H</sub> |
| <b>D_IF1</b>        | IF1 Register                                        | 316 <sub>H</sub> | 20 <sub>H</sub> |
| <b>D_WURSSITH1</b>  | RSSI Wake-Up Threshold for Channel 1 Register       | 31B <sub>H</sub> | 00 <sub>H</sub> |
| <b>D_WURSSIBL1</b>  | RSSI Wake-Up Blocking Level Low Channel 1 Register  | 31C <sub>H</sub> | FF <sub>H</sub> |
| <b>D_WURSSIBH1</b>  | RSSI Wake-Up Blocking Level High Channel 1 Register | 31D <sub>H</sub> | 00 <sub>H</sub> |
| <b>D_WURSSITH2</b>  | RSSI Wake-Up Threshold for Channel 2 Register       | 31E <sub>H</sub> | 00 <sub>H</sub> |
| <b>D_WURSSIBL2</b>  | RSSI Wake-Up Blocking Level Low Channel 2 Register  | 31F <sub>H</sub> | FF <sub>H</sub> |
| <b>D_WURSSIBH2</b>  | RSSI Wake-Up Blocking Level High Channel 2 Register | 320 <sub>H</sub> | 00 <sub>H</sub> |
| <b>D_WURSSITH3</b>  | RSSI Wake-Up Threshold for Channel 3 Register       | 321 <sub>H</sub> | 00 <sub>H</sub> |
| <b>D_WURSSIBL3</b>  | RSSI Wake-Up Blocking Level Low Channel 3 Register  | 322 <sub>H</sub> | FF <sub>H</sub> |
| <b>D_WURSSIBH3</b>  | RSSI Wake-Up Blocking Level High Channel 3 Register | 323 <sub>H</sub> | 00 <sub>H</sub> |
| <b>D_WULOT</b>      | Wake-Up on Level Observation Time Register          | 325 <sub>H</sub> | 00 <sub>H</sub> |
| <b>D_AFCLIMIT</b>   | AFC Limit Configuration Register                    | 32A <sub>H</sub> | 02 <sub>H</sub> |
| <b>D_AFCAGCD</b>    | AFC/AGC Freeze Delay Register                       | 32B <sub>H</sub> | 00 <sub>H</sub> |
| <b>D_AFCSFCFG</b>   | AFC Start/Freeze Configuration Register             | 32C <sub>H</sub> | 00 <sub>H</sub> |
| <b>D_AFCK1CFG0</b>  | AFC Integrator 1 Gain Register 0                    | 32D <sub>H</sub> | 00 <sub>H</sub> |
| <b>D_AFCK1CFG1</b>  | AFC Integrator 1 Gain Register 1                    | 32E <sub>H</sub> | 00 <sub>H</sub> |
| <b>D_AFCK2CFG0</b>  | AFC Integrator 2 Gain Register 0                    | 32F <sub>H</sub> | 00 <sub>H</sub> |
| <b>D_AFCK2CFG1</b>  | AFC Integrator 2 Gain Register 1                    | 330 <sub>H</sub> | 00 <sub>H</sub> |
| <b>D_PMFUDSF</b>    | Peak Memory Filter Up-Down Factor Register          | 331 <sub>H</sub> | 42 <sub>H</sub> |
| <b>D_AGCSFCFG</b>   | AGC Start/Freeze Configuration Register             | 332 <sub>H</sub> | 00 <sub>H</sub> |
| <b>D_AGCCFG0</b>    | AGC Configuration Register 0                        | 333 <sub>H</sub> | 2B <sub>H</sub> |
| <b>D_AGCCFG1</b>    | AGC Configuration Register 1                        | 334 <sub>H</sub> | 03 <sub>H</sub> |
| <b>D_AGCTHR</b>     | AGC Threshold Register                              | 335 <sub>H</sub> | 08 <sub>H</sub> |
| <b>D_DIGRXC</b>     | Digital Receiver Configuration Register             | 336 <sub>H</sub> | 40 <sub>H</sub> |
| <b>D_ISUPFCSEL</b>  | Image Supression Fc Selection Register              | 338 <sub>H</sub> | 07 <sub>H</sub> |
| <b>D_PDECFC</b>     | Pre Decimation Factor Register                      | 339 <sub>H</sub> | 00 <sub>H</sub> |
| <b>D_PDECSCFSK</b>  | Pre Decimation Scaling Register FSK Mode            | 33A <sub>H</sub> | 00 <sub>H</sub> |
| <b>D_PDECSCASK</b>  | Pre Decimation Scaling Register ASK Mode            | 33B <sub>H</sub> | 20 <sub>H</sub> |
| <b>D_MFC</b>        | Matched Filter Control Register                     | 33C <sub>H</sub> | 07 <sub>H</sub> |

## Register Overview

Table 2 Register Overview and Reset Value (cont'd)

| Register Short Name | Register Long Name                                 | Offset Address   | Reset Value     |
|---------------------|----------------------------------------------------|------------------|-----------------|
| D_SRC               | Sampe Rate Converter NCO Tune                      | 33D <sub>H</sub> | 00 <sub>H</sub> |
| D_EXTSLC            | Externel Data Slicer Configuration                 | 33E <sub>H</sub> | 02 <sub>H</sub> |
| D_CHCFG             | Channel Configuration Register                     | 358 <sub>H</sub> | 44 <sub>H</sub> |
| D_PLLINTC1          | PLL MMD Integer Value Register Channel 1           | 359 <sub>H</sub> | 93 <sub>H</sub> |
| D_PLLFRAC0C1        | PLL Fractional Division Ratio Register 0 Channel 1 | 35A <sub>H</sub> | F3 <sub>H</sub> |
| D_PLLFRAC1C1        | PLL Fractional Division Ratio Register 1 Channel 1 | 35B <sub>H</sub> | 07 <sub>H</sub> |
| D_PLLFRAC2C1        | PLL Fractional Division Ratio Register 2 Channel 1 | 35C <sub>H</sub> | 09 <sub>H</sub> |
| D_PLLINTC2          | PLL MMD Integer Value Register Channel 2           | 35D <sub>H</sub> | 13 <sub>H</sub> |
| D_PLLFRAC0C2        | PLL Fractional Division Ratio Register 0 Channel 2 | 35E <sub>H</sub> | F3 <sub>H</sub> |
| D_PLLFRAC1C2        | PLL Fractional Division Ratio Register 1 Channel 2 | 35F <sub>H</sub> | 07 <sub>H</sub> |
| D_PLLFRAC2C2        | PLL Fractional Division Ratio Register 2 Channel 2 | 360 <sub>H</sub> | 09 <sub>H</sub> |
| D_PLLINTC3          | PLL MMD Integer Value Register Channel 3           | 361 <sub>H</sub> | 13 <sub>H</sub> |
| D_PLLFRAC0C3        | PLL Fractional Division Ratio Register 0 Channel 3 | 362 <sub>H</sub> | F3 <sub>H</sub> |
| D_PLLFRAC1C3        | PLL Fractional Division Ratio Register 1 Channel 3 | 363 <sub>H</sub> | 07 <sub>H</sub> |
| D_PLLFRAC2C3        | PLL Fractional Division Ratio Register 2 Channel 3 | 364 <sub>H</sub> | 09 <sub>H</sub> |

## Register Description

### IF1 Register

| A_IF1        | Offset           | Reset Value     |
|--------------|------------------|-----------------|
| IF1 Register | 016 <sub>H</sub> | 20 <sub>H</sub> |

| 7      | 6      | 5 | 3        | 2      | 1       | 0       |
|--------|--------|---|----------|--------|---------|---------|
| UNUSED | SSBSEL |   | BPFBWSEL | SDCSEL | IFBUFEN | CERFSEL |
| -      | W      |   | W        | W      | W       | W       |

| Field    | Bits | Type | Description                                                                                                                                                                                                                                                                                           |
|----------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| UNUSED   | 7    | -    | <b>UNUSED</b><br>Reset: 0 <sub>H</sub>                                                                                                                                                                                                                                                                |
| SSBSEL   | 6    | w    | <b>RXRF Receive Side Band Select</b><br>0 <sub>B</sub> RF = LO + IF1 (Lo-side LO-injection)<br>1 <sub>B</sub> RF = LO - IF1 (Hi-side LO-injection)<br>Reset: 0 <sub>H</sub>                                                                                                                           |
| BPFBWSEL | 5:3  | w    | <b>Band Pass Filter Bandwidth Selection</b><br>000 <sub>B</sub> 50 kHz<br>001 <sub>B</sub> 80 kHz<br>010 <sub>B</sub> 125 kHz<br>011 <sub>B</sub> 200 kHz<br>100 <sub>B</sub> 300 kHz<br>101 <sub>B</sub> not used<br>110 <sub>B</sub> not used<br>111 <sub>B</sub> not used<br>Reset: 4 <sub>H</sub> |
| SDCSEL   | 2    | w    | <b>Single / Double Conversion Selection</b><br>0 <sub>B</sub> Double Conversion (10.7 MHz/274 kHz)<br>1 <sub>B</sub> Single Conversion (274 kHz)<br>Reset: 0 <sub>H</sub>                                                                                                                             |
| IFBUFEN  | 1    | w    | <b>IF Buffer Enable</b><br>0 <sub>B</sub> Disabled<br>1 <sub>B</sub> Enabled<br>Reset: 0 <sub>H</sub>                                                                                                                                                                                                 |
| CERFSEL  | 0    | w    | <b>Number of external Ceramic Filters</b><br>0 <sub>B</sub> 1 Ceramic Filter<br>1 <sub>B</sub> 2 Ceramic Filters<br>Reset: 0 <sub>H</sub>                                                                                                                                                             |

### RSSI Wake-Up Threshold for Channel 1 Register

## Register Description

**A\_WURSSITH1** Reset Value **00<sub>H</sub>**  
**RSSI Wake-Up Threshold for Channel 1 Register** Offset **01B<sub>H</sub>**



| Field     | Bits | Type | Description                                                                                                                                                |
|-----------|------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| WURSSITH1 | 7:0  | w    | <b>Wake Up on RSSI Threshold level for Channel 1</b><br>Wake Up Request generated when actual RSSI level is above this threshold<br>Reset: 00 <sub>H</sub> |

**RSSI Wake-Up Blocking Level Low Channel 1 Register**

**A\_WURSSIBL1** Reset Value **FF<sub>H</sub>**  
**RSSI Wake-Up Blocking Level Low Channel 1 Register** Offset **01C<sub>H</sub>**



| Field     | Bits | Type | Description                                                                       |
|-----------|------|------|-----------------------------------------------------------------------------------|
| WURSSIBL1 | 7:0  | w    | <b>Wake Up on RSSI Blocking Level LOW for Channel 1</b><br>Reset: FF <sub>H</sub> |

**RSSI Wake-Up Blocking Level High Channel 1 Register**

**A\_WURSSIBH1** Reset Value **00<sub>H</sub>**  
**RSSI Wake-Up Blocking Level High Channel 1 Register** Offset **01D<sub>H</sub>**



| Field     | Bits | Type | Description                                                                        |
|-----------|------|------|------------------------------------------------------------------------------------|
| WURSSIBH1 | 7:0  | w    | <b>Wake Up on RSSI Blocking Level HIGH for Channel 1</b><br>Reset: 00 <sub>H</sub> |

**RSSI Wake-Up Threshold for Channel 2 Register**

| A_WURSSITH2                                          | Offset           | Reset Value     |
|------------------------------------------------------|------------------|-----------------|
| <b>RSSI Wake-Up Threshold for Channel 2 Register</b> | 01E <sub>H</sub> | 00 <sub>H</sub> |



| Field     | Bits | Type | Description                                                                                                                                                |
|-----------|------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| WURSSITH2 | 7:0  | w    | <b>Wake Up on RSSI Threshold level for Channel 2</b><br>Wake Up Request generated when actual RSSI level is above this threshold<br>Reset: 00 <sub>H</sub> |

**RSSI Wake-Up Blocking Level Low Channel 2 Register**

| A_WURSSIBL2                                               | Offset           | Reset Value     |
|-----------------------------------------------------------|------------------|-----------------|
| <b>RSSI Wake-Up Blocking Level Low Channel 2 Register</b> | 01F <sub>H</sub> | FF <sub>H</sub> |



| Field     | Bits | Type | Description                                                                       |
|-----------|------|------|-----------------------------------------------------------------------------------|
| WURSSIBL2 | 7:0  | w    | <b>Wake Up on RSSI Blocking Level LOW for Channel 2</b><br>Reset: FF <sub>H</sub> |

**RSSI Wake-Up Blocking Level High Channel 2 Register**

**Register Description**

|                                                            |                        |                       |
|------------------------------------------------------------|------------------------|-----------------------|
| <b>A_WURSSIBH2</b>                                         | Offset                 | <b>Reset Value</b>    |
| <b>RSSI Wake-Up Blocking Level High Channel 2 Register</b> | <b>020<sub>H</sub></b> | <b>00<sub>H</sub></b> |



| Field     | Bits | Type | Description                                                                        |
|-----------|------|------|------------------------------------------------------------------------------------|
| WURSSIBH2 | 7:0  | w    | <b>Wake Up on RSSI Blocking Level HIGH for Channel 2</b><br>Reset: 00 <sub>H</sub> |

**RSSI Wake-Up Threshold for Channel 3 Register**

|                                                      |                        |                       |
|------------------------------------------------------|------------------------|-----------------------|
| <b>A_WURSSITH3</b>                                   | Offset                 | <b>Reset Value</b>    |
| <b>RSSI Wake-Up Threshold for Channel 3 Register</b> | <b>021<sub>H</sub></b> | <b>00<sub>H</sub></b> |



| Field     | Bits | Type | Description                                                                                                                                                |
|-----------|------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| WURSSITH3 | 7:0  | w    | <b>Wake Up on RSSI Threshold level for Channel 3</b><br>Wake Up Request generated when actual RSSI level is above this threshold<br>Reset: 00 <sub>H</sub> |

**RSSI Wake-Up Blocking Level Low Channel 3 Register**

|                                                           |                        |                       |
|-----------------------------------------------------------|------------------------|-----------------------|
| <b>A_WURSSIBL3</b>                                        | Offset                 | <b>Reset Value</b>    |
| <b>RSSI Wake-Up Blocking Level Low Channel 3 Register</b> | <b>022<sub>H</sub></b> | <b>FF<sub>H</sub></b> |



| Field     | Bits | Type | Description                                                                       |
|-----------|------|------|-----------------------------------------------------------------------------------|
| WURSSIBL3 | 7:0  | w    | <b>Wake Up on RSSI Blocking Level LOW for Channel 3</b><br>Reset: FF <sub>H</sub> |

**RSSI Wake-Up Blocking Level High Channel 3 Register**

| A_WURSSIBH3                                                | Offset           | Reset Value     |
|------------------------------------------------------------|------------------|-----------------|
| <b>RSSI Wake-Up Blocking Level High Channel 3 Register</b> | 023 <sub>H</sub> | 00 <sub>H</sub> |



| Field     | Bits | Type | Description                                                                        |
|-----------|------|------|------------------------------------------------------------------------------------|
| WURSSIBH3 | 7:0  | w    | <b>Wake Up on RSSI Blocking Level HIGH for Channel 3</b><br>Reset: 00 <sub>H</sub> |

**Wake-up on Level Observation Time Register**

| A_WULOT                                           | Offset           | Reset Value     |
|---------------------------------------------------|------------------|-----------------|
| <b>Wake-up on Level Observation Time Register</b> | 025 <sub>H</sub> | 00 <sub>H</sub> |



| Field   | Bits | Type | Description                                                                                                                                                                                                                                                       |
|---------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| WULOTPS | 7:5  | w    | <b>Wake-Up Level Observation Time PreScaler</b><br>000 <sub>B</sub> 4<br>001 <sub>B</sub> 8<br>010 <sub>B</sub> 16<br>011 <sub>B</sub> 32<br>100 <sub>B</sub> 64<br>101 <sub>B</sub> 128<br>110 <sub>B</sub> 256<br>111 <sub>B</sub> 512<br>Reset: 0 <sub>H</sub> |

## Register Description

| Field | Bits | Type | Description                                                                                                                                                                                                    |
|-------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| WULOT | 4:0  | w    | <b>Wake-Up Level Observation Time</b><br>Min. 01h : Twulot = 1 * WULOTPS * 64 / Fsys<br>Max 1Fh : Twulot = 31 * WULOTPS * 64 / Fsys<br>Value 00h : Twulot = 32 * WULOTPS * 64 / Fsys<br>Reset: 00 <sub>H</sub> |

**AFC Limit Configuration Register**

| A_AFCLIMIT                       | Offset           | Reset Value     |
|----------------------------------|------------------|-----------------|
| AFC Limit Configuration Register | 02A <sub>H</sub> | 02 <sub>H</sub> |



| Field    | Bits | Type | Description                                                                                                                                                                                                               |
|----------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| UNUSED   | 7:4  | -    | <b>UNUSED</b><br>Reset: 0 <sub>H</sub>                                                                                                                                                                                    |
| AFCLIMIT | 3:0  | w    | <b>AFC Frequency Offset Saturation Limit ==&gt; 1...15 x 21.4 kHz</b><br>Min: 1h = +/- Fsys / 2^(22-12) Hz<br>Max: Fh = +/- 15 * Fsys / 2^(22-12) Hz<br>Reg. value 0h = 0 Hz - no AFC correction<br>Reset: 2 <sub>H</sub> |

**AFC/AGC Freeze Delay Register**

| A_AFCAGCD                     | Offset           | Reset Value     |
|-------------------------------|------------------|-----------------|
| AFC/AGC Freeze Delay Register | 02B <sub>H</sub> | 00 <sub>H</sub> |



| Field   | Bits | Type | Description                                                                                                                                                                        |
|---------|------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AFCAGCD | 7:0  | w    | <b>AFC/AGC Freeze Delay Counter Division Ratio</b><br>The base period for the delay counter is the 8-16 samples/chip (predecimation strobe) divided by 4<br>Reset: 00 <sub>H</sub> |

## AFC Start/Freeze Configuration Register

| A_AFCSFCFG                              | Offset           | Reset Value     |
|-----------------------------------------|------------------|-----------------|
| AFC Start/Freeze Configuration Register | 02C <sub>H</sub> | 00 <sub>H</sub> |

| 7      | 6        | 5         | 4         | 2 | 1        | 0 |
|--------|----------|-----------|-----------|---|----------|---|
| UNUSED | AFCBLASK | AFCRESATC | AFCFREEZE |   | AFCSTART |   |

| Field     | Bits | Type | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-----------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| UNUSED    | 7    | -    | <b>UNUSED</b><br>Reset: 0 <sub>H</sub>                                                                                                                                                                                                                                                                                                                                                                                                                        |
| AFCBLASK  | 6    | w    | <b>AFC blocking during a low phase in the ASK signal</b><br>0 <sub>B</sub> Disabled<br>1 <sub>B</sub> Enabled<br>Reset: 0 <sub>H</sub>                                                                                                                                                                                                                                                                                                                        |
| AFCRESATC | 5    | w    | <b>Enable AFC Restart at Channel Change and at the beginning of the current configuration in Self Polling Mode</b><br>and at leaving the HOLD state (when bit CMC0.INITPLLHOLD is set) in Run Mode Slave<br>0 <sub>B</sub> Disabled<br>1 <sub>B</sub> Enabled<br>Reset: 0 <sub>H</sub>                                                                                                                                                                        |
| AFCFREEZE | 4:2  | w    | <b>AFC Freeze Configuration</b><br>When selecting a Level criterion here,<br>please note to use the same Level criterion as for Wake-Up<br>000 <sub>B</sub> Stay ON<br>001 <sub>B</sub> Freeze on RSSI Event + Delay (AFCAGCDEL)<br>010 <sub>B</sub> not used<br>011 <sub>B</sub> not used<br>100 <sub>B</sub> SPI Command - write to EXTPCMD.AFCMANF bit<br>101 <sub>B</sub> n.u.<br>110 <sub>B</sub> n.u.<br>111 <sub>B</sub> n.u.<br>Reset: 0 <sub>H</sub> |
| AFCSTART  | 1:0  | w    | <b>AFC Start Configuration</b><br>When selecting a Level criterion here,<br>please note to use the same Level criterion as for Wake-Up<br>00 <sub>B</sub> OFF<br>01 <sub>B</sub> Direct ON<br>10 <sub>B</sub> Start on RSSI event<br>11 <sub>B</sub> not used<br>Reset: 0 <sub>H</sub>                                                                                                                                                                        |

**AFC Integrator 1 Gain Register 0**

|                                         |                        |                       |
|-----------------------------------------|------------------------|-----------------------|
| <b>A_AFCK1CFG0</b>                      | <b>Offset</b>          | <b>Reset Value</b>    |
| <b>AFC Integrator 1 Gain Register 0</b> | <b>02D<sub>H</sub></b> | <b>00<sub>H</sub></b> |



| Field   | Bits | Type | Description                                                                                               |
|---------|------|------|-----------------------------------------------------------------------------------------------------------|
| AFCK1_0 | 7:0  | w    | <b>AFC Filter coefficient K1, AFCK1(11:0) = AFCK1_1(MSB) &amp; AFCK1_0(LSB)</b><br>Reset: 00 <sub>H</sub> |

**AFC Integrator 1 Gain Register 1**

|                                         |                        |                       |
|-----------------------------------------|------------------------|-----------------------|
| <b>A_AFCK1CFG1</b>                      | <b>Offset</b>          | <b>Reset Value</b>    |
| <b>AFC Integrator 1 Gain Register 1</b> | <b>02E<sub>H</sub></b> | <b>00<sub>H</sub></b> |



| Field   | Bits | Type | Description                                                                                              |
|---------|------|------|----------------------------------------------------------------------------------------------------------|
| UNUSED  | 7:4  | -    | <b>UNUSED</b><br>Reset: 0 <sub>H</sub>                                                                   |
| AFCK1_1 | 3:0  | w    | <b>AFC Filter coefficient K1, AFCK1(11:0) = AFCK1_1(MSB) &amp; AFCK1_0(LSB)</b><br>Reset: 0 <sub>H</sub> |

**AFC Integrator 2 Gain Register 0**

|                                         |                        |                       |
|-----------------------------------------|------------------------|-----------------------|
| <b>A_AFCK2CFG0</b>                      | <b>Offset</b>          | <b>Reset Value</b>    |
| <b>AFC Integrator 2 Gain Register 0</b> | <b>02F<sub>H</sub></b> | <b>00<sub>H</sub></b> |

## Register Description



| Field   | Bits | Type | Description                                                                                    |
|---------|------|------|------------------------------------------------------------------------------------------------|
| AFCK2_0 | 7:0  | W    | AFC Filter coefficient K2, AFCK2(11:0) = AFCK2_1(MSB) & AFCK2_0(LSB)<br>Reset: 00 <sub>H</sub> |

**AFC Integrator 2 Gain Register 1**

|                                  |                  |                 |
|----------------------------------|------------------|-----------------|
| A_AFCK2CFG1                      | Offset           | Reset Value     |
| ADC Integrator 2 Gain Register 1 | 030 <sub>H</sub> | 00 <sub>H</sub> |



| Field   | Bits | Type | Description                                                                                   |
|---------|------|------|-----------------------------------------------------------------------------------------------|
| UNUSED  | 7:4  | -    | UNUSED<br>Reset: 0 <sub>H</sub>                                                               |
| AFCK2_1 | 3:0  | W    | AFC Filter coefficient K2, AFCK2(11:0) = AFCK2_1(MSB) & AFCK2_0(LSB)<br>Reset: 0 <sub>H</sub> |

**Peak Memory Filter Up-Down Factor Register**

|                                            |                  |                 |
|--------------------------------------------|------------------|-----------------|
| A_PMFUDSF                                  | Offset           | Reset Value     |
| Peak Memory Filter Up-Down Factor Register | 031 <sub>H</sub> | 42 <sub>H</sub> |



| Field  | Bits | Type | Description                     |
|--------|------|------|---------------------------------|
| UNUSED | 7    | -    | UNUSED<br>Reset: 0 <sub>H</sub> |

## Register Description

| Field  | Bits | Type | Description                                                                                                                                                                                                                                                                                                  |
|--------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PMFUP  | 6:4  | w    | <b>Peak Memory Filter Attack (Up) Factor</b><br>000 <sub>B</sub> 2^-1<br>001 <sub>B</sub> 2^-2<br>010 <sub>B</sub> 2^-3<br>011 <sub>B</sub> 2^-4<br>100 <sub>B</sub> 2^-5<br>101 <sub>B</sub> 2^-6<br>110 <sub>B</sub> 2^-7<br>111 <sub>B</sub> 2^-8<br>Reset: 4 <sub>H</sub>                                |
| UNUSED | 3    | -    | <b>UNUSED</b><br>Reset: 0 <sub>H</sub>                                                                                                                                                                                                                                                                       |
| PMFDN  | 2:0  | w    | <b>Peak Memory Filter Decay (Down) Factor (additional to Attack Factor)</b><br>000 <sub>B</sub> 2^-2<br>001 <sub>B</sub> 2^-3<br>010 <sub>B</sub> 2^-4<br>011 <sub>B</sub> 2^-5<br>100 <sub>B</sub> 2^-6<br>101 <sub>B</sub> 2^-7<br>110 <sub>B</sub> 2^-8<br>111 <sub>B</sub> 2^-9<br>Reset: 2 <sub>H</sub> |

## AGC Start/Freeze Configuration Register

| A_AGCSFCFG                              | Offset           | Reset Value     |
|-----------------------------------------|------------------|-----------------|
| AGC Start/Freeze Configuration Register | 032 <sub>H</sub> | 00 <sub>H</sub> |

| 7      | 6 | 5              | 4 | 2         | 1 | 0        |
|--------|---|----------------|---|-----------|---|----------|
|        |   |                |   |           |   |          |
| UNUSED |   | AGCRESA<br>TCC |   | AGCFREEZE |   | AGCSTART |
| -      |   | w              |   | w         |   | w        |

| Field          | Bits | Type | Description                                                                                                                                                                                                                                                                            |
|----------------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| UNUSED         | 7:6  | -    | <b>UNUSED</b><br>Reset: 0 <sub>H</sub>                                                                                                                                                                                                                                                 |
| AGCRESATC<br>C | 5    | w    | <b>Enable AGC Restart at Channel Change and at the beginning of the current configuration in Self Polling Mode</b><br>and at leaving the HOLD state (when bit CMC0.INITPLLHOLD is set) in Run Mode Slave<br>0 <sub>B</sub> Disabled<br>1 <sub>B</sub> Enabled<br>Reset: 0 <sub>H</sub> |

## Register Description

| Field     | Bits | Type | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-----------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AGCFREEZE | 4:2  | w    | <b>AGC Freeze Configuration</b><br>When selecting a Level criterion here,<br>please note to use the same Level criterion as for Wake-Up<br>000 <sub>B</sub> Stay ON<br>001 <sub>B</sub> Freeze on RSSI Event + Delay (AFCAGCDEL)<br>010 <sub>B</sub> not used<br>011 <sub>B</sub> not used<br>100 <sub>B</sub> SPI Command - write to EXTPCMD.AGCMANF bit<br>101 <sub>B</sub> n.u.<br>110 <sub>B</sub> n.u.<br>111 <sub>B</sub> n.u.<br>Reset: 0 <sub>H</sub> |
| AGCSTART  | 1:0  | w    | <b>AGC Start Configuration</b><br>When selecting a Level criterion here,<br>please note to use the same Level criterion as for Wake-Up<br>00 <sub>B</sub> OFF<br>01 <sub>B</sub> Direct ON<br>10 <sub>B</sub> Start on RSSI event<br>11 <sub>B</sub> not used<br>Reset: 0 <sub>H</sub>                                                                                                                                                                        |

**AGC Configuration Register 0**

|                                     |                        |                       |
|-------------------------------------|------------------------|-----------------------|
| <b>A_AGCCFG0</b>                    | <b>Offset</b>          | <b>Reset Value</b>    |
| <b>AGC Configuration Register 0</b> | <b>033<sub>H</sub></b> | <b>2B<sub>H</sub></b> |

|               | 7 | 6 | 4             | 3 | 2             | 1 | 0              |
|---------------|---|---|---------------|---|---------------|---|----------------|
| <b>UNUSED</b> |   |   | <b>AGCDGC</b> |   | <b>AGCHYS</b> |   | <b>AGCGAIN</b> |
| -             |   |   | w             |   | w             |   | w              |

| Field  | Bits | Type | Description                                                                                                                                                                                                                                                                                             |
|--------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| UNUSED | 7    | -    | <b>UNUSED</b><br>Reset: 0 <sub>H</sub>                                                                                                                                                                                                                                                                  |
| AGCDGC | 6:4  | w    | <b>AGC Digital RSSI Gain Correction Tuning</b><br>000 <sub>B</sub> 14.5 dB<br>001 <sub>B</sub> 15.0 dB<br>010 <sub>B</sub> 15.5 dB<br>011 <sub>B</sub> 16.0 dB<br>100 <sub>B</sub> 16.5 dB<br>101 <sub>B</sub> 17.0 dB<br>110 <sub>B</sub> 17.5 dB<br>111 <sub>B</sub> 18.0 dB<br>Reset: 2 <sub>H</sub> |

## Register Description

| Field   | Bits | Type | Description                                                                                                                                                          |
|---------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AGCHYS  | 3:2  | w    | <b>AGC Threshold Hysteresis</b><br>00 <sub>B</sub> 12.8 dB<br>01 <sub>B</sub> 17.1 dB<br>10 <sub>B</sub> 21.3 dB<br>11 <sub>B</sub> 25.6 dB<br>Reset: 2 <sub>H</sub> |
| AGCGAIN | 1:0  | w    | <b>AGC Gain Control</b><br>00 <sub>B</sub> 0 dB<br>01 <sub>B</sub> -15 dB<br>10 <sub>B</sub> -30 dB<br>11 <sub>B</sub> Automatic<br>Reset: 3 <sub>H</sub>            |

## AGC Configuration Register 1

**A\_AGCCFG1** Reset Value  
**AGC Configuration Register 1** 03<sub>H</sub>  
 Offset 034<sub>H</sub>



| Field     | Bits | Type | Description                                                                                                                                                      |
|-----------|------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| UNUSED    | 7:2  | -    | <b>UNUSED</b><br>Reset: 00 <sub>H</sub>                                                                                                                          |
| AGCTHOFFS | 1:0  | w    | <b>AGC Threshold Offset</b><br>00 <sub>B</sub> 25.5 dB<br>01 <sub>B</sub> 38.3 dB<br>10 <sub>B</sub> 51.1 dB<br>11 <sub>B</sub> 63.9 dB<br>Reset: 3 <sub>H</sub> |

## AGC Threshold Register

**A\_AGCTHR** Reset Value  
**AGC Threshold Register** 08<sub>H</sub>  
 Offset 035<sub>H</sub>



| Field  | Bits | Type | Description                                                                                                                      |
|--------|------|------|----------------------------------------------------------------------------------------------------------------------------------|
| AGCTUP | 7:4  | w    | <b>AGC Upper Attack Threshold [dB]</b><br>AGC Upper Threshold = A_AGCCFG1.AGCTHOFFS + 25.6 + AGCTUP*1.6<br>Reset: 0 <sub>H</sub> |
| AGCTLO | 3:0  | w    | <b>AGC Lower Attack Threshold [dB]</b><br>AGC Lower Threshold = A_AGCCFG1.AGCTHOFFS + AGCTLO*1.6<br>Reset: 8 <sub>H</sub>        |

**Digital Receiver Configuration Register**

| A_DIGRXC                                | Offset           | Reset Value     |
|-----------------------------------------|------------------|-----------------|
| Digital Receiver Configuration Register | 036 <sub>H</sub> | 40 <sub>H</sub> |

| 7         | 6 | 5 | 4      | 3 | 2       | 1      | 0        |
|-----------|---|---|--------|---|---------|--------|----------|
| INITDRXES |   |   | UNUSED |   | DINVEXT | AAFBYP | AAFFCSEL |

W W W W W W W

| Field     | Bits | Type | Description                                                                                                                                                                      |
|-----------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| INITDRXES | 7    | w    | <b>Init the Digital Receiver at EOM signal (e.g. for initialization of the Peak Memory Filter)</b><br>0 <sub>B</sub> Disabled<br>1 <sub>B</sub> Enabled<br>Reset: 0 <sub>H</sub> |
| UNUSED    | 6:3  | w    | <b>UNUSED</b><br>Reset: 8 <sub>H</sub>                                                                                                                                           |
| DINVEXT   | 2    | w    | <b>Data Inversion of signal DATA and DATA_MATCHFIL for External Processing</b><br>0 <sub>B</sub> Not inverted<br>1 <sub>B</sub> Inverted<br>Reset: 0 <sub>H</sub>                |
| AAFBYP    | 1    | w    | <b>Anti-Aliasing Filter Bypass for RSSI pin</b><br>0 <sub>B</sub> Not bypassed<br>1 <sub>B</sub> Bypassed<br>Reset: 0 <sub>H</sub>                                               |
| AAFFCSEL  | 0    | w    | <b>Anti-Aliasing Filter Corner Frequency Select</b><br>0 <sub>B</sub> 40 kHz<br>1 <sub>B</sub> 80 kHz<br>Reset: 0 <sub>H</sub>                                                   |

**Image Supression Fc Selection Register**

## Register Description

|                                                              |                                  |                                      |
|--------------------------------------------------------------|----------------------------------|--------------------------------------|
| <b>A_ISUPFCSEL</b><br>Image Supression Fc Selection Register | Offset<br><b>038<sub>H</sub></b> | Reset Value<br><b>07<sub>H</sub></b> |
|--------------------------------------------------------------|----------------------------------|--------------------------------------|



| Field  | Bits | Type | Description                                                                                                                                                                                                                                                                                                                        |
|--------|------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| UNUSED | 7:4  | -    | <b>UNUSED</b><br>Reset: 0 <sub>H</sub>                                                                                                                                                                                                                                                                                             |
| FCSEL  | 2:0  | w    | <b>Image Supression Filter Corner Frequency Selection for FSK signal path</b><br>000 <sub>B</sub> 33 kHz<br>001 <sub>B</sub> 46 kHz<br>010 <sub>B</sub> 65 kHz<br>011 <sub>B</sub> 93 kHz<br>100 <sub>B</sub> 132 kHz<br>101 <sub>B</sub> 190 kHz<br>110 <sub>B</sub> 239 kHz<br>111 <sub>B</sub> 282 kHz<br>Reset: 7 <sub>H</sub> |

## Pre Decimation Factor Register

|                                                  |                                  |                                      |
|--------------------------------------------------|----------------------------------|--------------------------------------|
| <b>A_PDECF</b><br>Pre Decimation Factor Register | Offset<br><b>039<sub>H</sub></b> | Reset Value<br><b>00<sub>H</sub></b> |
|--------------------------------------------------|----------------------------------|--------------------------------------|



| Field    | Bits | Type | Description                                                                                                    |
|----------|------|------|----------------------------------------------------------------------------------------------------------------|
| UNUSED   | 7    | -    | <b>UNUSED</b><br>Reset: 0 <sub>H</sub>                                                                         |
| PREDECDF | 6:0  | w    | <b>Predecimation Filter Decimation Factor</b><br>Predecimation Factor = PREDECDF + 1<br>Reset: 00 <sub>H</sub> |

## Pre Decimation Scaling Register FSK Mode

## Register Description

|                    |                                          |                                  |                                      |
|--------------------|------------------------------------------|----------------------------------|--------------------------------------|
| <b>A_PDECSCFSK</b> | Pre Decimation Scaling Register FSK Mode | Offset<br><b>03A<sub>H</sub></b> | Reset Value<br><b>00<sub>H</sub></b> |
|--------------------|------------------------------------------|----------------------------------|--------------------------------------|

|     |   |               |   |          |
|-----|---|---------------|---|----------|
| 7   | 6 | 5             | 4 | 0        |
| Res |   | INTPOLE<br>NF |   | PDSCALEF |
|     |   | W             |   | W        |

| Field     | Bits | Type | Description                                                                                                                            |
|-----------|------|------|----------------------------------------------------------------------------------------------------------------------------------------|
| INTPOLENF | 5    | w    | <b>FSK Data Interpolation Enable</b><br>0 <sub>B</sub> Disabled<br>1 <sub>B</sub> Enabled<br>Reset: 0 <sub>H</sub>                     |
| PDSCALEF  | 4:0  | w    | <b>Predecimation Block Scaling Factor for FSK</b><br>Min 00h : 2 <sup>-10</sup><br>Max 17h : 2 <sup>13</sup><br>Reset: 00 <sub>H</sub> |

## Pre Decimation Scaling Register ASK Mode

|                    |                                          |                                  |                                      |
|--------------------|------------------------------------------|----------------------------------|--------------------------------------|
| <b>A_PDECSCASK</b> | Pre Decimation Scaling Register ASK Mode | Offset<br><b>03B<sub>H</sub></b> | Reset Value<br><b>20<sub>H</sub></b> |
|--------------------|------------------------------------------|----------------------------------|--------------------------------------|

|        |     |               |   |          |
|--------|-----|---------------|---|----------|
| 7      | 6   | 5             | 4 | 0        |
| UNUSED | Res | INTPOLE<br>NA |   | PDSCALEA |
| -      |     | W             |   | W        |

| Field     | Bits | Type | Description                                                                                                                            |
|-----------|------|------|----------------------------------------------------------------------------------------------------------------------------------------|
| UNUSED    | 7    | -    | <b>UNUSED</b><br>Reset: 0 <sub>H</sub>                                                                                                 |
| INTPOLENA | 5    | w    | <b>ASK Data Interpolation Enable</b><br>0 <sub>B</sub> Disabled<br>1 <sub>B</sub> Enabled<br>Reset: 1 <sub>H</sub>                     |
| PDSCALEA  | 4:0  | w    | <b>Predecimation Block Scaling Factor for ASK</b><br>Min 00h : 2 <sup>-10</sup><br>Max 17h : 2 <sup>13</sup><br>Reset: 00 <sub>H</sub> |

## Matched Filter Control Register

## Register Description

|                                        |                        |                       |
|----------------------------------------|------------------------|-----------------------|
| <b>A_MFC</b>                           | Offset                 | Reset Value           |
| <b>Matched Filter Control Register</b> | <b>03C<sub>H</sub></b> | <b>07<sub>H</sub></b> |



| Field  | Bits | Type | Description                                                                  |
|--------|------|------|------------------------------------------------------------------------------|
| UNUSED | 7:4  | -    | <b>UNUSED</b><br>Reset: 0 <sub>H</sub>                                       |
| MFL    | 3:0  | w    | <b>Matched Filter Length</b><br>MF Length = MFL + 1<br>Reset: 7 <sub>H</sub> |

**Sampe Rate Converter NCO Tune**

|                                      |                        |                       |
|--------------------------------------|------------------------|-----------------------|
| <b>A_SRC</b>                         | Offset                 | Reset Value           |
| <b>Sampe Rate Converter NCO Tune</b> | <b>03D<sub>H</sub></b> | <b>00<sub>H</sub></b> |



| Field  | Bits | Type | Description                                                                                                         |
|--------|------|------|---------------------------------------------------------------------------------------------------------------------|
| SRCNCO | 7:0  | w    | <b>Sample Rate Converter NCO Tune</b><br>Min 00h : Fout = Fin<br>Max FFh : Fout = Fin / 2<br>Reset: 00 <sub>H</sub> |

**External Data Slicer Configuration**

|                                           |                        |                       |
|-------------------------------------------|------------------------|-----------------------|
| <b>A_EXTSLC</b>                           | Offset                 | Reset Value           |
| <b>Externel Data Slicer Configuration</b> | <b>03E<sub>H</sub></b> | <b>02<sub>H</sub></b> |



| Field   | Bits | Type | Description                                                                                                                                                                                                                                                                |
|---------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| UNUSED  | 7    | -    | <b>UNUSED</b><br>Reset: 0 <sub>H</sub>                                                                                                                                                                                                                                     |
| ESLCSCA | 4:3  | w    | <b>External Slicer BW Selection Scaling</b><br>00 <sub>B</sub> 1/2<br>01 <sub>B</sub> 1/4<br>10 <sub>B</sub> 1/8<br>11 <sub>B</sub> 1/16<br>Reset: 0 <sub>H</sub>                                                                                                          |
| ESLCBW  | 2:0  | w    | <b>External Slicer Manual BW Selection</b><br>000 <sub>B</sub> 1/8<br>001 <sub>B</sub> 1/16<br>010 <sub>B</sub> 1/24<br>011 <sub>B</sub> 1/32<br>100 <sub>B</sub> 1/40<br>101 <sub>B</sub> 1/48<br>110 <sub>B</sub> n.u.<br>111 <sub>B</sub> n.u.<br>Reset: 2 <sub>H</sub> |

## Channel Configuration Register

| <b>A_CHCFG</b><br>Channel Configuration Register | <b>Offset</b><br><b>058H</b> | <b>Reset Value</b><br><b>44H</b> |        |        |        |         |
|--------------------------------------------------|------------------------------|----------------------------------|--------|--------|--------|---------|
| 7<br>UNUSED                                      | 5<br>EOM2SPM                 | 4<br>NOC                         | 3<br>W | 2<br>W | 1<br>W | 0<br>MT |

| Field   | Bits | Type | Description                                                                                                                                                                                                                                                               |
|---------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| UNUSED  | 7:5  | -    | <b>UNUSED</b><br>Reset: 2 <sub>H</sub>                                                                                                                                                                                                                                    |
| EOM2SPM | 4    | w    | <b>Continue with Self Polling Mode after EOM detected in Run Mode Self Polling</b><br>0 <sub>B</sub> Disabled - stay in Run Mode Self Polling (next Payload Frame is expected)<br>1 <sub>B</sub> Enabled - leave Run Mode Self Polling after EOM<br>Reset: 0 <sub>H</sub> |

## Register Description

| Field | Bits | Type | Description                                                                                                                                                                                                                                                                                     |
|-------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NOC   | 3:2  | w    | <b>Number of Channels (Run Mode Slave / Self Polling Mode - Run Mode Self Polling)</b><br>00 <sub>B</sub> Channel 1 / Channel 1<br>01 <sub>B</sub> Channel 1 / Channel 1<br>10 <sub>B</sub> Channel 2 / Channel 1 + 2<br>11 <sub>B</sub> Channel 3 / Channel 1 + 2 + 3<br>Reset: 1 <sub>H</sub> |
| MT    | 1:0  | w    | <b>Modulation Type (Run Mode Slave / Self Polling Mode - Run Mode Self Polling)</b><br>00 <sub>B</sub> ASK / ASK - ASK<br>01 <sub>B</sub> FSK / FSK - FSK<br>10 <sub>B</sub> ASK / FSK - ASK<br>11 <sub>B</sub> FSK / ASK - FSK<br>Reset: 0 <sub>H</sub>                                        |

## PLL MMD Integer Value Register Channel 1

| A_PLLINTC1                               | Offset           | Reset Value     |
|------------------------------------------|------------------|-----------------|
| PLL MMD Integer Value Register Channel 1 | 059 <sub>H</sub> | 93 <sub>H</sub> |



| Field    | Bits | Type | Description                                                                                                                                                                           |
|----------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BANDSEL  | 7:6  | w    | <b>Frequency Band Selection</b><br>00 <sub>B</sub> not used<br>01 <sub>B</sub> 915MHz/868MHz<br>10 <sub>B</sub> 434MHz<br>11 <sub>B</sub> 315MHz<br>Reset: 2 <sub>H</sub>             |
| PLLINTC1 | 5:0  | w    | <b>SDPLL Multi Modulus Divider Integer Offset value for Channel 1</b><br>$\text{PLLINT}(5:0) = \text{dec2hex}(\text{INT}(f_{\text{LO}} / f_{\text{XTAL}}))$<br>Reset: 13 <sub>H</sub> |

## PLL Fractional Division Ratio Register 0 Channel 1

| A_PLLFRAC0C1                                          | Offset           | Reset Value     |
|-------------------------------------------------------|------------------|-----------------|
| PLL Fractional Division Ratio Register 0<br>Channel 1 | 05A <sub>H</sub> | F3 <sub>H</sub> |

## Register Description



| Field      | Bits | Type | Description                                                                                                                                                                                                                                |
|------------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PLLFRAC0C1 | 7:0  | w    | <b>Synthesizer channel frequency value (21 bits, bits 7:0), fractional division ratio for Channel 1</b><br>$\text{PLLFRAC}(20:0) = \text{dec2hex}(((f_{\text{LO}} / f_{\text{XTAL}}) - \text{PLLINT}) * 2^{21})$<br>Reset: F3 <sub>H</sub> |

**PLL Fractional Division Ratio Register 1 Channel 1**

| A_PLLFRAC1C1                                              | Offset           | Reset Value     |
|-----------------------------------------------------------|------------------|-----------------|
| <b>PLL Fractional Division Ratio Register 1 Channel 1</b> | 05B <sub>H</sub> | 07 <sub>H</sub> |



| Field      | Bits | Type | Description                                                                                                                                                                                                                                 |
|------------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PLLFRAC1C1 | 7:0  | w    | <b>Synthesizer channel frequency value (21 bits, bits 15:8), fractional division ratio for Channel 1</b><br>$\text{PLLFRAC}(20:0) = \text{dec2hex}(((f_{\text{LO}} / f_{\text{XTAL}}) - \text{PLLINT}) * 2^{21})$<br>Reset: 07 <sub>H</sub> |

**PLL Fractional Division Ratio Register 2 Channel 1**

| A_PLLFRAC2C1                                              | Offset           | Reset Value     |
|-----------------------------------------------------------|------------------|-----------------|
| <b>PLL Fractional Division Ratio Register 2 Channel 1</b> | 05C <sub>H</sub> | 09 <sub>H</sub> |



## Register Description

| Field      | Bits | Type | Description                                                                                                                                                                                                                          |
|------------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| UNUSED     | 7:6  | -    | <b>UNUSED</b><br>Reset: 0 <sub>H</sub>                                                                                                                                                                                               |
| PLLFCOMPC1 | 5    | w    | <b>Fractional Spurii Compensation enable for Channel 1</b><br>0 <sub>B</sub> Disabled<br>1 <sub>B</sub> Enabled<br>Reset: 0 <sub>H</sub>                                                                                             |
| PLLFRAC2C1 | 4:0  | w    | <b>Synthesizer channel frequency value (21 bits, bits 20:16), fractional division ratio for Channel 1</b><br>PLLFRAC(20:0) = dec2hex(((f <sub>LO</sub> / f <sub>XTAL</sub> ) - PLLINT) * 2 <sup>21</sup> )<br>Reset: 09 <sub>H</sub> |

## PLL MMD Integer Value Register Channel 2

| A_PLLINTC2                               | Offset           | Reset Value     |
|------------------------------------------|------------------|-----------------|
| PLL MMD Integer Value Register Channel 2 | 05D <sub>H</sub> | 13 <sub>H</sub> |



| Field    | Bits | Type | Description                                                                                                                                                         |
|----------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| UNUSED   | 7:6  | -    | <b>UNUSED</b><br>Reset: 0 <sub>H</sub>                                                                                                                              |
| PLLINTC2 | 5:0  | w    | <b>SDPLL Multi Modulus Divider Integer Offset value for Channel 2</b><br>PLLINT(5:0) = dec2hex(INT(f <sub>LO</sub> / f <sub>XTAL</sub> ))<br>Reset: 13 <sub>H</sub> |

## PLL Fractional Division Ratio Register 0 Channel 2

| A_PLLFRAC0C2                                          | Offset           | Reset Value     |
|-------------------------------------------------------|------------------|-----------------|
| PLL Fractional Division Ratio Register 0<br>Channel 2 | 05E <sub>H</sub> | F3 <sub>H</sub> |



## Register Description

| Field      | Bits | Type | Description                                                                                                                                                                                                                                |
|------------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PLLFRAC0C2 | 7:0  | w    | <b>Synthesizer channel frequency value (21 bits, bits 7:0), fractional division ratio for Channel 2</b><br>$\text{PLLFRAC}(20:0) = \text{dec2hex}(((f_{\text{LO}} / f_{\text{XTAL}}) - \text{PLLINT}) * 2^{21})$<br>Reset: F3 <sub>H</sub> |

## PLL Fractional Division Ratio Register 1 Channel 2

| A_PLLFRAC1C2                                          | Offset           | Reset Value     |
|-------------------------------------------------------|------------------|-----------------|
| PLL Fractional Division Ratio Register 1<br>Channel 2 | 05F <sub>H</sub> | 07 <sub>H</sub> |



| Field      | Bits | Type | Description                                                                                                                                                                                                                                 |
|------------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PLLFRAC1C2 | 7:0  | w    | <b>Synthesizer channel frequency value (21 bits, bits 15:8), fractional division ratio for Channel 2</b><br>$\text{PLLFRAC}(20:0) = \text{dec2hex}(((f_{\text{LO}} / f_{\text{XTAL}}) - \text{PLLINT}) * 2^{21})$<br>Reset: 07 <sub>H</sub> |

## PLL Fractional Division Ratio Register 2 Channel 2

| A_PLLFRAC2C2                                          | Offset           | Reset Value     |
|-------------------------------------------------------|------------------|-----------------|
| PLL Fractional Division Ratio Register 2<br>Channel 2 | 060 <sub>H</sub> | 09 <sub>H</sub> |



| Field      | Bits | Type | Description                                                                                                                              |
|------------|------|------|------------------------------------------------------------------------------------------------------------------------------------------|
| UNUSED     | 7:6  | -    | <b>UNUSED</b><br>Reset: 0 <sub>H</sub>                                                                                                   |
| PLLFCOMPC2 | 5    | w    | <b>Fractional Spurii Compensation enable for Channel 2</b><br>0 <sub>B</sub> Disabled<br>1 <sub>B</sub> Enabled<br>Reset: 0 <sub>H</sub> |

## Register Description

| Field      | Bits | Type | Description                                                                                                                                                                                                      |
|------------|------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PLLFRAC2C2 | 4:0  | w    | <b>Synthesizer channel frequency value (21 bits, bits 20:16), fractional division ratio for Channel 2</b><br>$PLLFRAC(20:0) = \text{dec2hex}(((f_{LO} / f_{XTAL}) - PLLINT) * 2^{21})$<br>Reset: 09 <sub>H</sub> |

## PLL MMD Integer Value Register Channel 3

| A_PLLINTC3                               | Offset           | Reset Value     |
|------------------------------------------|------------------|-----------------|
| PLL MMD Integer Value Register Channel 3 | 061 <sub>H</sub> | 13 <sub>H</sub> |



| Field    | Bits | Type | Description                                                                                                                                                      |
|----------|------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| UNUSED   | 7:6  | -    | <b>UNUSED</b><br>Reset: 0 <sub>H</sub>                                                                                                                           |
| PLLINTC3 | 5:0  | w    | <b>SDPLL Multi Modulus Divider Integer Offset value for Channel 3</b><br>$PLLINT(5:0) = \text{dec2hex}(\text{INT}(f_{LO} / f_{XTAL}))$<br>Reset: 13 <sub>H</sub> |

## PLL Fractional Division Ratio Register 0 Channel 3

| A_PLLFRAC0C3                                          | Offset           | Reset Value     |
|-------------------------------------------------------|------------------|-----------------|
| PLL Fractional Division Ratio Register 0<br>Channel 3 | 062 <sub>H</sub> | F3 <sub>H</sub> |



| Field      | Bits | Type | Description                                                                                                                                                                                                    |
|------------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PLLFRAC0C3 | 7:0  | w    | <b>Synthesizer channel frequency value (21 bits, bits 7:0), fractional division ratio for Channel 3</b><br>$PLLFRAC(20:0) = \text{dec2hex}(((f_{LO} / f_{XTAL}) - PLLINT) * 2^{21})$<br>Reset: F3 <sub>H</sub> |

## PLL Fractional Division Ratio Register 1 Channel 3

## Register Description

|                                                                              |                                         |                                             |
|------------------------------------------------------------------------------|-----------------------------------------|---------------------------------------------|
| <b>A_PLLFRAC1C3</b><br>PLL Fractional Division Ratio Register 1<br>Channel 3 | <b>Offset</b><br><b>063<sub>H</sub></b> | <b>Reset Value</b><br><b>07<sub>H</sub></b> |
|------------------------------------------------------------------------------|-----------------------------------------|---------------------------------------------|



| Field      | Bits | Type | Description                                                                                                                                                                                                   |
|------------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PLLFRAC1C3 | 7:0  | w    | <b>Synthesizer channel frequency value (21 bits, bits 15:8), fractional division ratio for Channel 3</b><br>$PLLFRAC(20:0) = \text{dec2hex}(((f\_LO / f\_XTAL) - PLLINT) * 2^{21})$<br>Reset: 07 <sub>H</sub> |

## PLL Fractional Division Ratio Register 2 Channel 3

|                                                                              |                                         |                                             |
|------------------------------------------------------------------------------|-----------------------------------------|---------------------------------------------|
| <b>A_PLLFRAC2C3</b><br>PLL Fractional Division Ratio Register 2<br>Channel 3 | <b>Offset</b><br><b>064<sub>H</sub></b> | <b>Reset Value</b><br><b>09<sub>H</sub></b> |
|------------------------------------------------------------------------------|-----------------------------------------|---------------------------------------------|



| Field      | Bits | Type | Description                                                                                                                                                                                                    |
|------------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| UNUSED     | 7:6  | -    | <b>UNUSED</b><br>Reset: 0 <sub>H</sub>                                                                                                                                                                         |
| PLLFCOMPC3 | 5    | w    | <b>Fractional Spurii Compensation enable for Channel 3</b><br>$0_B$ Disabled<br>$1_B$ Enabled<br>Reset: 0 <sub>H</sub>                                                                                         |
| PLLFRAC2C3 | 4:0  | w    | <b>Synthesizer channel frequency value (21 bits, bits 20:16), fractional division ratio for Channel 3</b><br>$PLLFRAC(20:0) = \text{dec2hex}(((f\_LO / f\_XTAL) - PLLINT) * 2^{21})$<br>Reset: 09 <sub>H</sub> |

## Special Function Register Page Register

## Register Description

| SFRPAGE                                 | Offset  | Reset Value |
|-----------------------------------------|---------|-------------|
| Special Function Register Page Register | $080_H$ | $00_H$      |



| Field   | Bits | Type | Description                                                                                                                                                                                                                                                                                                                                                                                                |
|---------|------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| UNUSED  | 7:2  | -    | <b>UNUSED</b><br>Reset: $00_H$                                                                                                                                                                                                                                                                                                                                                                             |
| SFRPAGE | 1:0  | w    | <b>Selection of Register Page File (Configuration A..D) for SPI communication</b><br>00 <sub>B</sub> Page 0 (Config. A, start address: 000 <sub>H</sub> )<br>01 <sub>B</sub> Page 1 (Config. B, start address: 100 <sub>H</sub> )<br>10 <sub>B</sub> Page 2 (Config. C, start address: 200 <sub>H</sub> )<br>11 <sub>B</sub> Page 3 (Config. D, start address: 300 <sub>H</sub> )<br>Reset: 0 <sub>H</sub> |

## PP0 and PP1 Configuration Register

| PPCFG0                             | Offset  | Reset Value |
|------------------------------------|---------|-------------|
| PP0 and PP1 Configuration Register | $081_H$ | $50_H$      |



| Field  | Bits | Type | Description                                                                                                                                                                                                                                                                             |
|--------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| UNUSED | 7    | w    | <b>UNUSED</b><br>Reset: 0 <sub>H</sub>                                                                                                                                                                                                                                                  |
| PP1CFG | 6:4  | w    | <b>Port Pin 1 Output Signal Selection</b><br>000 <sub>B</sub> CLK_OUT<br>001 <sub>B</sub> RX_RUN<br>010 <sub>B</sub> NINT<br>011 <sub>B</sub> LOW<br>100 <sub>B</sub> HIGH<br>101 <sub>B</sub> DATA<br>110 <sub>B</sub> DATA_MATCHFIL<br>111 <sub>B</sub> n.u.<br>Reset: 5 <sub>H</sub> |

## Register Description

| Field  | Bits | Type | Description                                                                                                                                                                                                                                                                             |
|--------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| UNUSED | 3    | w    | <b>UNUSED</b><br>Reset: 0 <sub>H</sub>                                                                                                                                                                                                                                                  |
| PP0CFG | 2:0  | w    | <b>Port Pin 0 Output Signal Selection</b><br>000 <sub>B</sub> CLK_OUT<br>001 <sub>B</sub> RX_RUN<br>010 <sub>B</sub> NINT<br>011 <sub>B</sub> LOW<br>100 <sub>B</sub> HIGH<br>101 <sub>B</sub> DATA<br>110 <sub>B</sub> DATA_MATCHFIL<br>111 <sub>B</sub> n.u.<br>Reset: 0 <sub>H</sub> |

## PP2 and PP3 Configuration Register

| PPCFG1                             | Offset           | Reset Value     |
|------------------------------------|------------------|-----------------|
| PP2 and PP3 Configuration Register | 082 <sub>H</sub> | 12 <sub>H</sub> |
|                                    |                  |                 |
| 7                                  | 6                | 4               |
| UNUSED                             | PP3CFG           | UNUSED          |
| W                                  | W                | W               |
|                                    |                  |                 |
| 2                                  | 3                | 0               |
|                                    |                  |                 |
| PP2CFG                             |                  |                 |
| W                                  |                  |                 |

| Field  | Bits | Type | Description                                                                                                                                                                                                                                                                          |
|--------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| UNUSED | 7    | w    | <b>UNUSED</b><br>Reset: 0 <sub>H</sub>                                                                                                                                                                                                                                               |
| PP3CFG | 6:4  | w    | <b>Port Pin 3 Output Signal Selection</b><br>000 <sub>B</sub> n.u.<br>001 <sub>B</sub> RX_RUN<br>010 <sub>B</sub> NINT<br>011 <sub>B</sub> LOW<br>100 <sub>B</sub> HIGH<br>101 <sub>B</sub> DATA<br>110 <sub>B</sub> DATA_MATCHFIL<br>111 <sub>B</sub> n.u.<br>Reset: 1 <sub>H</sub> |
| UNUSED | 3    | w    | <b>UNUSED</b><br>Reset: 0 <sub>H</sub>                                                                                                                                                                                                                                               |

## Register Description

| Field  | Bits | Type | Description                                                                                                                                                                                                                                                                             |
|--------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PP2CFG | 2:0  | w    | <b>Port Pin 2 Output Signal Selection</b><br>000 <sub>B</sub> CLK_OUT<br>001 <sub>B</sub> RX_RUN<br>010 <sub>B</sub> NINT<br>011 <sub>B</sub> LOW<br>100 <sub>B</sub> HIGH<br>101 <sub>B</sub> DATA<br>110 <sub>B</sub> DATA_MATCHFIL<br>111 <sub>B</sub> n.u.<br>Reset: 2 <sub>H</sub> |

**PPx Port Configuration Register**

|                                        |                        |                       |
|----------------------------------------|------------------------|-----------------------|
| <b>PPCFG2</b>                          | <b>Offset</b>          | <b>Reset Value</b>    |
| <b>PPx Port Configuration Register</b> | <b>083<sub>H</sub></b> | <b>00<sub>H</sub></b> |

| 7            | 6            | 5            | 4            | 3      | 2      | 1      | 0      |
|--------------|--------------|--------------|--------------|--------|--------|--------|--------|
| PP3HPPE<br>N | PP2HPPE<br>N | PP1HPPE<br>N | PP0HPPE<br>N | PP3INV | PP2INV | PP1INV | PP0INV |
| w            | w            | w            | w            | w      | w      | w      | w      |

| Field    | Bits | Type | Description                                                                                                     |
|----------|------|------|-----------------------------------------------------------------------------------------------------------------|
| PP3HPPEN | 7    | w    | <b>PP3 High Power Pad Enable</b><br>0 <sub>B</sub> Normal<br>1 <sub>B</sub> High Power<br>Reset: 0 <sub>H</sub> |
| PP2HPPEN | 6    | w    | <b>PP2 High Power Pad Enable</b><br>0 <sub>B</sub> Normal<br>1 <sub>B</sub> High Power<br>Reset: 0 <sub>H</sub> |
| PP1HPPEN | 5    | w    | <b>PP1 High Power Pad Enable</b><br>0 <sub>B</sub> Normal<br>1 <sub>B</sub> High Power<br>Reset: 0 <sub>H</sub> |
| PP0HPPEN | 4    | w    | <b>PP0 High Power Pad Enable</b><br>0 <sub>B</sub> Normal<br>1 <sub>B</sub> High Power<br>Reset: 0 <sub>H</sub> |
| PP3INV   | 3    | w    | <b>PP3 Inversion Enable</b><br>0 <sub>B</sub> Not Inverted<br>1 <sub>B</sub> Inverted<br>Reset: 0 <sub>H</sub>  |

## Register Description

| Field  | Bits | Type | Description                                                                         |
|--------|------|------|-------------------------------------------------------------------------------------|
| PP2INV | 2    | w    | <b>PP2 Inversion Enable</b><br>$0_B$ Not Inverted<br>$1_B$ Inverted<br>Reset: $0_H$ |
| PP1INV | 1    | w    | <b>PP1 Inversion Enable</b><br>$0_B$ Not Inverted<br>$1_B$ Inverted<br>Reset: $0_H$ |
| PP0INV | 0    | w    | <b>PP0 Inversion Enable</b><br>$0_B$ Not Inverted<br>$1_B$ Inverted<br>Reset: $0_H$ |

## RX RUN Configuration Register 0

| Register                                            | Offset                 | Reset Value           |
|-----------------------------------------------------|------------------------|-----------------------|
| <b>RXRUNCFG0</b><br>RX RUN Configuration Register 0 | <b>084<sub>H</sub></b> | <b>FF<sub>H</sub></b> |

| 7             | 6             | 5             | 4             | 3             | 2             | 1             | 0             |
|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|
| RXRUNPP<br>1D | RXRUNPP<br>1C | RXRUNPP<br>1B | RXRUNPP<br>1A | RXRUNPP<br>0D | RXRUNPP<br>0C | RXRUNPP<br>0B | RXRUNPP<br>0A |
| w             | w             | w             | w             | w             | w             | w             | w             |

| Field     | Bits | Type | Description                                                                                                   |
|-----------|------|------|---------------------------------------------------------------------------------------------------------------|
| RXRUNPP1D | 7    | w    | <b>RXRUN Active Level on PP1 for Configuration D</b><br>$0_B$ Active Low<br>$1_B$ Active High<br>Reset: $1_H$ |
| RXRUNPP1C | 6    | w    | <b>RXRUN Active Level on PP1 for Configuration C</b><br>$0_B$ Active Low<br>$1_B$ Active High<br>Reset: $1_H$ |
| RXRUNPP1B | 5    | w    | <b>RXRUN Active Level on PP1 for Configuration B</b><br>$0_B$ Active Low<br>$1_B$ Active High<br>Reset: $1_H$ |
| RXRUNPP1A | 4    | w    | <b>RXRUN Active Level on PP1 for Configuration A</b><br>$0_B$ Active Low<br>$1_B$ Active High<br>Reset: $1_H$ |
| RXRUNPP0D | 3    | w    | <b>RXRUN Active Level on PP0 for Configuration D</b><br>$0_B$ Active Low<br>$1_B$ Active High<br>Reset: $1_H$ |

## Register Description

| Field     | Bits | Type | Description                                                                                                   |
|-----------|------|------|---------------------------------------------------------------------------------------------------------------|
| RXRUNPP0C | 2    | w    | <b>RXRUN Active Level on PP0 for Configuration C</b><br>$0_B$ Active Low<br>$1_B$ Active High<br>Reset: $1_H$ |
| RXRUNPP0B | 1    | w    | <b>RXRUN Active Level on PP0 for Configuration B</b><br>$0_B$ Active Low<br>$1_B$ Active High<br>Reset: $1_H$ |
| RXRUNPP0A | 0    | w    | <b>RXRUN Active Level on PP0 for Configuration A</b><br>$0_B$ Active Low<br>$1_B$ Active High<br>Reset: $1_H$ |

## RX RUN Configuration Register 1

| Register                                     | Offset  | Reset Value |
|----------------------------------------------|---------|-------------|
| RXRUNCFG1<br>RX RUN Configuration Register 1 | $085_H$ | $FF_H$      |

| Bit | Field         | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-----|---------------|---|---|---|---|---|---|---|---|
|     | RXRUNPP<br>3D | W | W | W | W | W | W | W | W |

| Field     | Bits | Type | Description                                                                                                   |
|-----------|------|------|---------------------------------------------------------------------------------------------------------------|
| RXRUNPP3D | 7    | w    | <b>RXRUN Active Level on PP3 for Configuration D</b><br>$0_B$ Active Low<br>$1_B$ Active High<br>Reset: $1_H$ |
| RXRUNPP3C | 6    | w    | <b>RXRUN Active Level on PP3 for Configuration C</b><br>$0_B$ Active Low<br>$1_B$ Active High<br>Reset: $1_H$ |
| RXRUNPP3B | 5    | w    | <b>RXRUN Active Level on PP3 for Configuration B</b><br>$0_B$ Active Low<br>$1_B$ Active High<br>Reset: $1_H$ |
| RXRUNPP3A | 4    | w    | <b>RXRUN Active Level on PP3 for Configuration A</b><br>$0_B$ Active Low<br>$1_B$ Active High<br>Reset: $1_H$ |
| RXRUNPP2D | 3    | w    | <b>RXRUN Active Level on PP2 for Configuration D</b><br>$0_B$ Active Low<br>$1_B$ Active High<br>Reset: $1_H$ |

## Register Description

| Field     | Bits | Type | Description                                                                                                   |
|-----------|------|------|---------------------------------------------------------------------------------------------------------------|
| RXRUNPP2C | 2    | w    | <b>RXRUN Active Level on PP2 for Configuration C</b><br>$0_B$ Active Low<br>$1_B$ Active High<br>Reset: $1_H$ |
| RXRUNPP2B | 1    | w    | <b>RXRUN Active Level on PP2 for Configuration B</b><br>$0_B$ Active Low<br>$1_B$ Active High<br>Reset: $1_H$ |
| RXRUNPP2A | 0    | w    | <b>RXRUN Active Level on PP2 for Configuration A</b><br>$0_B$ Active Low<br>$1_B$ Active High<br>Reset: $1_H$ |

## Clock Divider Register 0

| CLKOUT0                  | Offset  | Reset Value |
|--------------------------|---------|-------------|
| Clock Divider Register 0 | $086_H$ | $0B_H$      |



| Field   | Bits | Type | Description                                                                                                                                                                                                                                                  |
|---------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CLKOUT0 | 7:0  | w    | <b>Clock Out Divider: CLKOUT(19:0) = CLKOUT2(MSB) &amp; CLKOUT1 &amp; CLKOUT0(LSB)</b><br>Min: $00002h$ = Clock divided by $2^2$<br>Max: $FFFFFh$ = Clock divided by $((2^{20}-1)^2$<br>Reg. value $00000h$ = Clock divided by $(2^{20})^2$<br>Reset: $0B_H$ |

## Clock Divider Register 1

| CLKOUT1                  | Offset  | Reset Value |
|--------------------------|---------|-------------|
| Clock Divider Register 1 | $087_H$ | $00_H$      |



## Register Description

| Field   | Bits | Type | Description                                                                                                                                                                                                                                                     |
|---------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CLKOUT1 | 7:0  | w    | <b>Clock Out Divider: CLKOUT(19:0) = CLKOUT2(MSB) &amp; CLKOUT1 &amp; CLKOUT0(LSB)</b><br>Min: 00002h = Clock divided by $2^2$<br>Max: FFFFFh = Clock divided by $((2^{20}-1)*2$<br>Reg. value 00000h = Clock divided by $(2^{20})*2$<br>Reset: 00 <sub>H</sub> |

**Clock Divider Register 2**

| CLKOUT2                  | Offset           | Reset Value     |
|--------------------------|------------------|-----------------|
| Clock Divider Register 2 | 088 <sub>H</sub> | 00 <sub>H</sub> |



| Field   | Bits | Type | Description                                                                                                                                                                                                                                                    |
|---------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| UNUSED  | 7:4  | -    | <b>UNUSED</b><br>Reset: 0 <sub>H</sub>                                                                                                                                                                                                                         |
| CLKOUT2 | 3:0  | w    | <b>Clock Out Divider: CLKOUT(19:0) = CLKOUT2(MSB) &amp; CLKOUT1 &amp; CLKOUT0(LSB)</b><br>Min: 00002h = Clock divided by $2^2$<br>Max: FFFFFh = Clock divided by $((2^{20}-1)*2$<br>Reg. value 00000h = Clock divided by $(2^{20})*2$<br>Reset: 0 <sub>H</sub> |

**RF Control Register**

| RFC                 | Offset           | Reset Value     |
|---------------------|------------------|-----------------|
| RF Control Register | 089 <sub>H</sub> | 07 <sub>H</sub> |



| Field  | Bits | Type | Description                            |
|--------|------|------|----------------------------------------|
| UNUSED | 7:5  | -    | <b>UNUSED</b><br>Reset: 0 <sub>H</sub> |

## Register Description

| Field | Bits | Type | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RFOFF | 4    | w    | <b>Switch off RF-path (for RSSI trimming)</b><br>0 <sub>B</sub> RF path enabled<br>1 <sub>B</sub> RF path disabled<br>Reset: 0 <sub>H</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| IFATT | 3:0  | w    | <b>Adjust IF attenuation from LNA_IN to IF_OUT (Double-Down Conversion / Single-Down Conversion)</b><br>Used to trim out external component tolerances.<br>0000 <sub>B</sub> 0 dB / n.u.<br>0001 <sub>B</sub> 0.8 dB / n.u.<br>0010 <sub>B</sub> 1.6 dB / n.u.<br>0011 <sub>B</sub> 2.4 dB / n.u.<br>0100 <sub>B</sub> 3.2 dB / 0 dB<br>0101 <sub>B</sub> 4.0 dB / 0.8 dB<br>0110 <sub>B</sub> 4.8 dB / 1.6 dB<br>0111 <sub>B</sub> 5.6 dB / 2.4 dB<br>1000 <sub>B</sub> 6.4 dB / 3.2 dB<br>1001 <sub>B</sub> 7.2 dB / 4.0 dB<br>1010 <sub>B</sub> 8.0 dB / 4.8 dB<br>1011 <sub>B</sub> 8.8 dB / n.u.<br>1100 <sub>B</sub> 9.6 dB / n.u.<br>1101 <sub>B</sub> 10.4 dB / n.u.<br>1110 <sub>B</sub> 11.2 dB / n.u.<br>1111 <sub>B</sub> 12.0 dB / n.u.<br>Reset: 7 <sub>H</sub> |

**BPF Calibration Configuration Register 0**

| BPFCALCFG0                                      | Offset                 | Reset Value           |
|-------------------------------------------------|------------------------|-----------------------|
| <b>BPF Calibration Configuration Register 0</b> | <b>08A<sub>H</sub></b> | <b>07<sub>H</sub></b> |



| Field    | Bits | Type | Description                                                                                                                                                       |
|----------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| UNUSED   | 7:5  | -    | <b>UNUSED</b><br>Reset: 0 <sub>H</sub>                                                                                                                            |
| BPFCALST | 3:0  | w    | <b>BPF Calibration Time (use default = 07<sub>H</sub>)</b><br>Min: 0h = Txtal * 80 * 7 * (0 + 4)<br>Max: Fh = Ttxtal * 80 * 7 * (15 + 4)<br>Reset: 7 <sub>H</sub> |

**BPF Calibration Configuration Register 1**

## Register Description

|                                                               |                                  |                                      |
|---------------------------------------------------------------|----------------------------------|--------------------------------------|
| <b>BPFCALCFG1</b><br>BPF Calibration Configuration Register 1 | Offset<br><b>08B<sub>H</sub></b> | Reset Value<br><b>04<sub>H</sub></b> |
|---------------------------------------------------------------|----------------------------------|--------------------------------------|



| Field    | Bits | Type | Description                                                                                                                                                                                                                                        |
|----------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| UNUSED   | 7:6  | -    | <b>UNUSED</b><br>Reset: 0 <sub>H</sub>                                                                                                                                                                                                             |
| BPFCALBW | 5:0  | w    | <b>Band Pass Filter Bandwidth Selection during Calibration</b><br>04 <sub>H</sub> - 50 kHz (=default)<br>0D <sub>H</sub> - 80 kHz<br>16 <sub>H</sub> - 125 kHz<br>1F <sub>H</sub> - 200 kHz<br>27 <sub>H</sub> - 300 kHz<br>Reset: 04 <sub>H</sub> |

## XTAL Coarse Calibration Register

|                                                     |                                  |                                      |
|-----------------------------------------------------|----------------------------------|--------------------------------------|
| <b>XTALCAL0</b><br>XTAL Coarse Calibration Register | Offset<br><b>08C<sub>H</sub></b> | Reset Value<br><b>10<sub>H</sub></b> |
|-----------------------------------------------------|----------------------------------|--------------------------------------|



| Field   | Bits | Type | Description                                                                                                                                                              |
|---------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| UNUSED  | 7:5  | -    | <b>UNUSED</b><br>Reset: 0 <sub>H</sub>                                                                                                                                   |
| XTALSWC | 4:0  | w    | <b>Xtal Trim Capacitor Value</b><br>Min 00h: 0pF<br>Value 01h: 1pF<br>Max 18h: 24pF<br>higher values than 18h are automatically mapped to 24pF<br>Reset: 10 <sub>H</sub> |

## XTAL Fine Calibration Register

## Register Description

| XTALCAL1                       | Offset           | Reset Value     |
|--------------------------------|------------------|-----------------|
| XTAL Fine Calibration Register | 08D <sub>H</sub> | 00 <sub>H</sub> |

| 7      | 4 | 3            | 2            | 1            | 0            |
|--------|---|--------------|--------------|--------------|--------------|
| UNUSED |   | XTALSWF<br>3 | XTALSWF<br>2 | XTALSWF<br>1 | XTALSWF<br>0 |
|        | - | W            | W            | W            | W            |

| Field    | Bits | Type | Description                                                                                                                     |
|----------|------|------|---------------------------------------------------------------------------------------------------------------------------------|
| UNUSED   | 7:4  | -    | <b>UNUSED</b><br>Reset: 0 <sub>H</sub>                                                                                          |
| XTALSWF3 | 3    | w    | <b>Connect 500 fF XTAL Trim capacitor</b><br>0 <sub>B</sub> not connected<br>1 <sub>B</sub> connected<br>Reset: 0 <sub>H</sub>  |
| XTALSWF2 | 2    | w    | <b>Connect 250 fF XTAL Trim capacitor</b><br>0 <sub>B</sub> not connected<br>1 <sub>B</sub> connected<br>Reset: 0 <sub>H</sub>  |
| XTALSWF1 | 1    | w    | <b>Connect 125 fF XTAL Trim capacitor</b><br>0 <sub>B</sub> not connected<br>1 <sub>B</sub> connected<br>Reset: 0 <sub>H</sub>  |
| XTALSWF0 | 0    | w    | <b>Connect 62.5 fF XTAL Trim capacitor</b><br>0 <sub>B</sub> not connected<br>1 <sub>B</sub> connected<br>Reset: 0 <sub>H</sub> |

## RSSI Monitor Configuration Register

| <b>RSSIMONC</b>                            | <b>Offset</b>          | <b>Reset Value</b>    |
|--------------------------------------------|------------------------|-----------------------|
| <b>RSSI Monitor Configuration Register</b> | <b>08E<sub>H</sub></b> | <b>01<sub>H</sub></b> |

|   |               |  |  |   |     |                       |   |
|---|---------------|--|--|---|-----|-----------------------|---|
| 7 |               |  |  | 3 | 2   | 1                     | 0 |
|   | <b>UNUSED</b> |  |  |   | Res | <b>RSSIMON<br/>EN</b> |   |

| Field  | Bits | Type | Description                             |
|--------|------|------|-----------------------------------------|
| UNUSED | 7:3  | -    | <b>UNUSED</b><br>Reset: 00 <sub>4</sub> |

## Register Description

| Field     | Bits | Type | Description                                                                                                     |
|-----------|------|------|-----------------------------------------------------------------------------------------------------------------|
| RSSIMONEN | 0    | w    | <b>Enable Buffer for RSSI pin</b><br>0 <sub>B</sub> Disabled<br>1 <sub>B</sub> Enabled<br>Reset: 1 <sub>H</sub> |

## ADC Input Selection Register

| ADCINSEL                     | Offset           | Reset Value     |
|------------------------------|------------------|-----------------|
| ADC Input Selection Register | 08F <sub>H</sub> | 00 <sub>H</sub> |



| Field    | Bits | Type | Description                                                                                                                                                                                                                                                            |
|----------|------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| UNUSED   | 7:3  | -    | <b>UNUSED</b><br>Reset: 00 <sub>H</sub>                                                                                                                                                                                                                                |
| ADCINSEL | 2:0  | w    | <b>ADC Input Selection</b><br>000 <sub>B</sub> RSSI<br>001 <sub>B</sub> Temperature<br>010 <sub>B</sub> VDDD / 2<br>011 <sub>B</sub> n.u.<br>100 <sub>B</sub> n.u.<br>101 <sub>B</sub> n.u.<br>110 <sub>B</sub> n.u.<br>111 <sub>B</sub> n.u.<br>Reset: 0 <sub>H</sub> |

## RSSI Offset Register

| RSSIOFFS             | Offset           | Reset Value     |
|----------------------|------------------|-----------------|
| RSSI Offset Register | 090 <sub>H</sub> | 80 <sub>H</sub> |



## Register Description

| Field    | Bits | Type | Description                                                                                        |
|----------|------|------|----------------------------------------------------------------------------------------------------|
| RSSIOFFS | 7:0  | w    | <b>RSSI Offset Compensation Value</b><br>Min: 00h= -256<br>Max: FFh= 254<br>Reset: 80 <sub>H</sub> |

**RSSI Slope Register**

| RSSISLOPE           | Offset           | Reset Value     |
|---------------------|------------------|-----------------|
| RSSI Slope Register | 091 <sub>H</sub> | 80 <sub>H</sub> |



| Field     | Bits | Type | Description                                                                                                                                                                      |
|-----------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RSSISLOPE | 7:0  | w    | <b>RSSI Slope Compensation Value (Multiplication Value)</b><br>Multiplication Factor = RSSISLOPE * 2 <sup>-7</sup><br>Min: 00h= 0.0<br>Max: FFh= 1.992<br>Reset: 80 <sub>H</sub> |

**Interrupt Mask Register 0**

| IM0                       | Offset           | Reset Value     |
|---------------------------|------------------|-----------------|
| Interrupt Mask Register 0 | 094 <sub>H</sub> | 00 <sub>H</sub> |



| Field  | Bits | Type | Description                                                                                                                                              |
|--------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| UNUSED | 7:5  | -    | <b>UNUSED</b><br>Reset: 0 <sub>H</sub>                                                                                                                   |
| IMWUB  | 4    | w    | <b>Mask Interrupt on "Wake-up" for Configuration B</b><br>0 <sub>B</sub> Interrupt enabled<br>1 <sub>B</sub> Interrupt disabled<br>Reset: 0 <sub>H</sub> |

## Register Description

| Field  | Bits | Type | Description                                                                                                                                              |
|--------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| UNUSED | 3:1  | -    | <b>UNUSED</b><br>Reset: 0 <sub>H</sub>                                                                                                                   |
| IMWUA  | 0    | w    | <b>Mask Interrupt on "Wake-up" for Configuration A</b><br>0 <sub>B</sub> Interrupt enabled<br>1 <sub>B</sub> Interrupt disabled<br>Reset: 0 <sub>H</sub> |

## Interrupt Mask Register 1

**IM1** **Reset Value**  
**Interrupt Mask Register 1** **00<sub>H</sub>**  
 Offset **095<sub>H</sub>**



| Field  | Bits | Type | Description                                                                                                                                              |
|--------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| UNUSED | 7:5  | -    | <b>UNUSED</b><br>Reset: 0 <sub>H</sub>                                                                                                                   |
| IMWUD  | 4    | w    | <b>Mask Interrupt on "Wake-up" for Configuration D</b><br>0 <sub>B</sub> Interrupt enabled<br>1 <sub>B</sub> Interrupt disabled<br>Reset: 0 <sub>H</sub> |
| UNUSED | 3:1  | -    | <b>UNUSED</b><br>Reset: 0 <sub>H</sub>                                                                                                                   |
| IMWUC  | 0    | w    | <b>Mask Interrupt on "Wake-up" for Configuration C</b><br>0 <sub>B</sub> Interrupt enabled<br>1 <sub>B</sub> Interrupt disabled<br>Reset: 0 <sub>H</sub> |

## Self Polling Mode Active Periods Register

**SPMAP** **Reset Value**  
**Self Polling Mode Active Periods Register** **01<sub>H</sub>**  
 Offset **096<sub>H</sub>**



| Field  | Bits | Type | Description                                                                                                                                                                      |
|--------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| UNUSED | 7:5  | -    | <b>UNUSED</b><br>Reset: 0 <sub>H</sub>                                                                                                                                           |
| SPMAP  | 4:0  | w    | <b>Self Polling Mode Active Periods value</b><br>Min: 01h = 1 (Master) Period<br>Max: 1Fh = 31(Master) Periods<br>Reg. value 00h = 32 (Master) Periods<br>Reset: 01 <sub>H</sub> |

### Self Polling Mode Idle Periods Register

|                                                                |                                  |                                      |
|----------------------------------------------------------------|----------------------------------|--------------------------------------|
| <b>SPMIP</b><br><b>Self Polling Mode Idle Periods Register</b> | Offset<br><b>097<sub>H</sub></b> | Reset Value<br><b>01<sub>H</sub></b> |
|----------------------------------------------------------------|----------------------------------|--------------------------------------|



| Field | Bits | Type | Description                                                                                                                                                                       |
|-------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SPMIP | 7:0  | w    | <b>Self Polling Mode Idle Periods value</b><br>Min: 01h = 1 (Master) Period<br>Max: FFh = 255 (Master) Periods<br>Reg. value 00h = 256 (Master) Periods<br>Reset: 01 <sub>H</sub> |

### Self Polling Mode Control Register

|                                                          |                                  |                                      |
|----------------------------------------------------------|----------------------------------|--------------------------------------|
| <b>SPMC</b><br><b>Self Polling Mode Control Register</b> | Offset<br><b>098<sub>H</sub></b> | Reset Value<br><b>00<sub>H</sub></b> |
|----------------------------------------------------------|----------------------------------|--------------------------------------|



| Field  | Bits | Type | Description                             |
|--------|------|------|-----------------------------------------|
| UNUSED | 7:3  | -    | <b>UNUSED</b><br>Reset: 00 <sub>H</sub> |

## Register Description

| Field   | Bits | Type | Description                                                                                                               |
|---------|------|------|---------------------------------------------------------------------------------------------------------------------------|
| SPMAIEN | 2    | w    | <b>Self Polling Mode Active Idle Enable</b><br>0 <sub>B</sub> Disabled<br>1 <sub>B</sub> Enabled<br>Reset: 0 <sub>H</sub> |
| UNUSED  | 1:0  | w    | <b>UNUSED</b><br>Reset: 0 <sub>H</sub>                                                                                    |

**Self Polling Mode Reference Timer Register**

**SPMRT** Reset Value 01<sub>H</sub>  
**Self Polling Mode Reference Timer Register** Offset 099<sub>H</sub>



| Field | Bits | Type | Description                                                                                                                                                                                                                                                                                      |
|-------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SPMRT | 7:0  | w    | <b>Self Polling Mode Reference Timer value</b><br>The output of this timer is used as input for the On/Off Timer<br>Incoming Periodic Time = 64 / fsys<br>Output Periodic Time = TRT = (64 * SPMRT) / fsys<br>Min: 01h = (64*1) / fsys<br>Max: 00h = (64 * 256) / fsys<br>Reset: 01 <sub>H</sub> |

**Self Polling Mode Off Time Register 0**

**SPMOFFT0** Reset Value 01<sub>H</sub>  
**Self Polling Mode Off Time Register 0** Offset 09A<sub>H</sub>



## Register Description

| Field    | Bits | Type | Description                                                                                                                                                                                                                            |
|----------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SPMOFFT0 | 7:0  | w    | <b>Self Polling Mode Off Time value: SPMOFFT(13:0) = SPMOFFT1(MSB) &amp; SPMOFFT0(LSB)</b><br>Off -Time = TRT * SPMOFFT<br>Min: 0001h = 1 * TRT<br>Reg.Value 3FFFh = 16383 * TRT<br>Max: 0000h = 16384 * TRT<br>Reset: 01 <sub>H</sub> |

**Self Polling Mode Off Time Register 1**

| SPMOFFT1                                     | Offset           | Reset Value     |
|----------------------------------------------|------------------|-----------------|
| <b>Self Polling Mode Off Time Register 1</b> | 09B <sub>H</sub> | 00 <sub>H</sub> |



| Field    | Bits | Type | Description                                                                                                                                                                                                                            |
|----------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| UNUSED   | 7:6  | -    | <b>UNUSED</b><br>Reset: 0 <sub>H</sub>                                                                                                                                                                                                 |
| SPMOFFT1 | 5:0  | w    | <b>Self Polling Mode Off Time value: SPMOFFT(13:0) = SPMOFFT1(MSB) &amp; SPMOFFT0(LSB)</b><br>Off -Time = TRT * SPMOFFT<br>Min: 0001h = 1 * TRT<br>Reg.Value 3FFFh = 16383 * TRT<br>Max: 0000h = 16384 * TRT<br>Reset: 00 <sub>H</sub> |

**Self Polling Mode On Time Config A Register 0**

| SPMONTA0                                             | Offset           | Reset Value     |
|------------------------------------------------------|------------------|-----------------|
| <b>Self Polling Mode On Time Config A Register 0</b> | 09C <sub>H</sub> | 01 <sub>H</sub> |



| Field    | Bits | Type | Description                                                                                                                                                                                                                       |
|----------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SPMONTA0 | 7:0  | w    | <b>Set Value Self Polling Mode On Time: SPMONTA(13:0) = SPMONTA1(MSB) &amp; SPMONTA0(LSB)</b><br>On-Time = TRT *SPMONTA<br>Min: 0001h = 1*TRT<br>Reg.Value: 3FFFh = 16383*TRT<br>Max: 0000h = 16384*TRT<br>Reset: 01 <sub>H</sub> |

**Self Polling Mode On Time Config A Register 1**

| SPMONTA1                                           | Offset                 | Reset Value           |
|----------------------------------------------------|------------------------|-----------------------|
| <b>Self Polling Mode On Time Config A Register</b> | <b>09D<sub>H</sub></b> | <b>00<sub>H</sub></b> |
| <b>1</b>                                           |                        |                       |



| Field    | Bits | Type | Description                                                                                                                                                                                                                       |
|----------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| UNUSED   | 7:6  | -    | <b>UNUSED</b><br>Reset: 0 <sub>H</sub>                                                                                                                                                                                            |
| SPMONTA1 | 5:0  | w    | <b>Set Value Self Polling Mode On Time: SPMONTA(13:0) = SPMONTA1(MSB) &amp; SPMONTA0(LSB)</b><br>On-Time = TRT *SPMONTA<br>Min: 0001h = 1*TRT<br>Reg.Value: 3FFFh = 16383*TRT<br>Max: 0000h = 16384*TRT<br>Reset: 00 <sub>H</sub> |

**Self Polling Mode On Time Config B Register 0**

| SPMONTB0                                           | Offset                 | Reset Value           |
|----------------------------------------------------|------------------------|-----------------------|
| <b>Self Polling Mode On Time Config B Register</b> | <b>09E<sub>H</sub></b> | <b>01<sub>H</sub></b> |
| <b>0</b>                                           |                        |                       |



## Register Description

| Field    | Bits | Type | Description                                                                                                                                                                                                                       |
|----------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SPMONTB0 | 7:0  | w    | <b>Set Value Self Polling Mode On Time: SPMONTB(13:0) = SPMONTB1(MSB) &amp; SPMONTB0(LSB)</b><br>On-Time = TRT *SPMONTB<br>Min: 0001h = 1*TRT<br>Reg.Value: 3FFFh = 16383*TRT<br>Max: 0000h = 16384*TRT<br>Reset: 01 <sub>H</sub> |

**Self Polling Mode On Time Config B Register 1**

| SPMONTB1                                           | Offset                 | Reset Value           |
|----------------------------------------------------|------------------------|-----------------------|
| <b>Self Polling Mode On Time Config B Register</b> | <b>09F<sub>H</sub></b> | <b>00<sub>H</sub></b> |
| <b>1</b>                                           |                        |                       |



| Field    | Bits | Type | Description                                                                                                                                                                                                                       |
|----------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| UNUSED   | 7:6  | -    | <b>UNUSED</b><br>Reset: 0 <sub>H</sub>                                                                                                                                                                                            |
| SPMONTB1 | 5:0  | w    | <b>Set Value Self Polling Mode On Time: SPMONTB(13:0) = SPMONTB1(MSB) &amp; SPMONTB0(LSB)</b><br>On-Time = TRT *SPMONTB<br>Min: 0001h = 1*TRT<br>Reg.Value: 3FFFh = 16383*TRT<br>Max: 0000h = 16384*TRT<br>Reset: 00 <sub>H</sub> |

**Self Polling Mode On Time Config C Register 0**

| SPMONTC0                                           | Offset                 | Reset Value           |
|----------------------------------------------------|------------------------|-----------------------|
| <b>Self Polling Mode On Time Config C Register</b> | <b>0A0<sub>H</sub></b> | <b>01<sub>H</sub></b> |
| <b>0</b>                                           |                        |                       |



| Field   | Bits | Type | Description                                                                                                                                                                                                                     |
|---------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SPMONT0 | 7:0  | w    | <b>Set Value Self Polling Mode On Time: SPMONT0(13:0) = SPMONT1(MSB) &amp; SPMONT0(LSB)</b><br>On-Time = TRT *SPMONT0<br>Min: 0001h = 1*TRT<br>Reg.Value: 3FFFh = 16383*TRT<br>Max: 0000h = 16384*TRT<br>Reset: 01 <sub>H</sub> |

**Self Polling Mode On Time Config C Register 1**

| SPMONT1                                            | Offset                 | Reset Value           |
|----------------------------------------------------|------------------------|-----------------------|
| <b>Self Polling Mode On Time Config C Register</b> | <b>0A1<sub>H</sub></b> | <b>00<sub>H</sub></b> |
| <b>1</b>                                           |                        |                       |



| Field   | Bits | Type | Description                                                                                                                                                                                                                     |
|---------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| UNUSED  | 7:6  | -    | <b>UNUSED</b><br>Reset: 0 <sub>H</sub>                                                                                                                                                                                          |
| SPMONT1 | 5:0  | w    | <b>Set Value Self Polling Mode On Time: SPMONT1(13:0) = SPMONT1(MSB) &amp; SPMONT0(LSB)</b><br>On-Time = TRT *SPMONT1<br>Min: 0001h = 1*TRT<br>Reg.Value: 3FFFh = 16383*TRT<br>Max: 0000h = 16384*TRT<br>Reset: 00 <sub>H</sub> |

**Self Polling Mode On Time Config D Register 0**

| SPMONTD0                                           | Offset                 | Reset Value           |
|----------------------------------------------------|------------------------|-----------------------|
| <b>Self Polling Mode On Time Config D Register</b> | <b>0A2<sub>H</sub></b> | <b>01<sub>H</sub></b> |
| <b>0</b>                                           |                        |                       |



## Register Description

| Field    | Bits | Type | Description                                                                                                                                                                                                                       |
|----------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SPMONTD0 | 7:0  | w    | <b>Set Value Self Polling Mode On Time: SPMONTD(13:0) = SPMONTD1(MSB) &amp; SPMONTD0(LSB)</b><br>On-Time = TRT *SPMONTD<br>Min: 0001h = 1*TRT<br>Reg.Value: 3FFFh = 16383*TRT<br>Max: 0000h = 16384*TRT<br>Reset: 01 <sub>H</sub> |

**Self Polling Mode On Time Config D Register 1**

| SPMONTD1                                             | Offset           | Reset Value     |
|------------------------------------------------------|------------------|-----------------|
| <b>Self Polling Mode On Time Config D Register 1</b> | 0A3 <sub>H</sub> | 00 <sub>H</sub> |



| Field    | Bits | Type | Description                                                                                                                                                                                                                       |
|----------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| UNUSED   | 7:6  | -    | <b>UNUSED</b><br>Reset: 0 <sub>H</sub>                                                                                                                                                                                            |
| SPMONTD1 | 5:0  | w    | <b>Set Value Self Polling Mode On Time: SPMONTD(13:0) = SPMONTD1(MSB) &amp; SPMONTD0(LSB)</b><br>On-Time = TRT *SPMONTD<br>Min: 0001h = 1*TRT<br>Reg.Value: 3FFFh = 16383*TRT<br>Max: 0000h = 16384*TRT<br>Reset: 00 <sub>H</sub> |

**External Processing Command Register**

| EXTPCMD                                     | Offset           | Reset Value     |
|---------------------------------------------|------------------|-----------------|
| <b>External Processing Command Register</b> | 0A4 <sub>H</sub> | 00 <sub>H</sub> |



## Register Description

| Field    | Bits | Type | Description                                                                                                                                                                                 |
|----------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| UNUSED   | 6:4  | -    | <b>UNUSED</b><br>Reset: 0 <sub>H</sub>                                                                                                                                                      |
| AGCMANF  | 3    | wc   | <b>AGC Manual Freeze</b><br>When *_AGCSFCFG.AGCFREEZE set to SPI Command, this bit sets the AGC to freeze mode<br>0 <sub>B</sub> Inactive<br>1 <sub>B</sub> Active<br>Reset: 0 <sub>H</sub> |
| AFCMANF  | 2    | wc   | <b>AFC Manual Freeze</b><br>When *_AFCSFCFG.AFCFREEZE set to SPI Command, this bit sets the AFC to freeze mode<br>0 <sub>B</sub> Inactive<br>1 <sub>B</sub> Active<br>Reset: 0 <sub>H</sub> |
| EXTTOTIM | 1    | wc   | <b>Force TOTIM signal</b><br>0 <sub>B</sub> no external TOTIM signal forced<br>1 <sub>B</sub> external TOTIM signal forced<br>Reset: 0 <sub>H</sub>                                         |
| EXTEOM   | 0    | wc   | <b>Force EOM signal</b><br>0 <sub>B</sub> no external EOM signal forced<br>1 <sub>B</sub> external EOM signal forced<br>Reset: 0 <sub>H</sub>                                               |

## Chip Mode Control Register 1

| CMC1                         | Offset           | Reset Value     |
|------------------------------|------------------|-----------------|
| Chip Mode Control Register 1 | 0A5 <sub>H</sub> | 04 <sub>H</sub> |

| 7      | 6 | 5            | 4             | 3      | 1 | 0            |
|--------|---|--------------|---------------|--------|---|--------------|
|        |   |              |               |        |   |              |
| UNUSED |   | EOM2NCF<br>G | TOTIM2N<br>CH | UNUSED |   | XTALHPM<br>S |
| -      |   | W            | W             | W      |   | W            |

| Field    | Bits | Type | Description                                                                                                                                                                                                                                                                    |
|----------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| UNUSED   | 7:6  | -    | <b>UNUSED</b><br>Reset: 0 <sub>H</sub>                                                                                                                                                                                                                                         |
| EOM2NCFG | 5    | w    | <b>Continue with next Configuration in Self Polling Mode after EOM detected in Run Mode Self Polling</b><br>0 <sub>B</sub> Continue with Configuration A in Self Polling Mode<br>1 <sub>B</sub> Continue with next Configuration in Self Polling Mode<br>Reset: 0 <sub>H</sub> |

## Register Description

| Field     | Bits | Type | Description                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-----------|------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TOTIM2NCH | 4    | w    | <p><b>Continue with next RF channel in Self Polling Mode after TOTIM detected in Run Mode Self Polling. In case of single RF channel application this means "continue with next Configuration" instead of "continue with next RF channel".</b></p> <p>0<sub>B</sub> Continue with Configuration A in Self Polling Mode<br/>           1<sub>B</sub> Continue with next RF channel in Self Polling Mode<br/>           Reset: 0<sub>H</sub></p> |
| UNUSED    | 3:1  | w    | <p><b>UNUSED</b><br/>           Reset: 2<sub>H</sub></p>                                                                                                                                                                                                                                                                                                                                                                                       |
| XTALHPMS  | 0    | w    | <p><b>XTAL High Precision Mode in Sleep Mode</b><br/>           0<sub>B</sub> Disabled<br/>           1<sub>B</sub> Enabled<br/>           Reset: 0<sub>H</sub></p>                                                                                                                                                                                                                                                                            |

## Chip Mode Control Register 0

| CMC0                         | Offset           | Reset Value     |
|------------------------------|------------------|-----------------|
| Chip Mode Control Register 0 | 0A6 <sub>H</sub> | 10 <sub>H</sub> |

| 7            | 6               | 5    | 4            | 3   | 2      | 1    | 0 |
|--------------|-----------------|------|--------------|-----|--------|------|---|
| SDOHPPE<br>N | INITPLL<br>HOLD | HOLD | CLKOUTE<br>N | MCS | SLRXEN | MSEL |   |

| Field        | Bits | Type | Description                                                                                                                                                                                                                                                                                                      |
|--------------|------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SDOHPPE<br>N | 7    | w    | <p><b>SDO High Power Pad Enable</b><br/>           0<sub>B</sub> Normal<br/>           1<sub>B</sub> High Power<br/>           Reset: 0<sub>H</sub></p>                                                                                                                                                          |
| INITPLLHOLD  | 6    | w    | <p><b>Init PLL after coming from HOLD (when new channel programmed).</b><br/>           This requires an additional Channel Hop Time before initialization of the Digital Receiver.<br/>           0<sub>B</sub> No init of PLL<br/>           1<sub>B</sub> Init of PLL<br/>           Reset: 0<sub>H</sub></p> |
| HOLD         | 5    | w    | <p><b>Holds the chip in the Register Configuration state (only in Run Mode Slave)</b><br/>           0<sub>B</sub> Normal Operation<br/>           1<sub>B</sub> Jump into the Register Config state Hold<br/>           Reset: 0<sub>H</sub></p>                                                                |
| CLKOUTEN     | 4    | w    | <p><b>CLK_OUT Enable</b><br/>           0<sub>B</sub> Disabled<br/>           1<sub>B</sub> Enable programmable clock output<br/>           Reset: 1<sub>H</sub></p>                                                                                                                                             |

## Register Description

| Field  | Bits | Type | Description                                                                                                                                                                                                                                                                            |
|--------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MCS    | 3:2  | w    | <b>Multi Configuration Selection (Run Mode Slave / Self Polling Mode)</b><br>00 <sub>B</sub> Config A / Config A<br>01 <sub>B</sub> Config B / Config A + B<br>10 <sub>B</sub> Config C / Config A + B + C<br>11 <sub>B</sub> Config D / Config A + B + C + D<br>Reset: 0 <sub>H</sub> |
| SLRXEN | 1    | w    | <b>Slave Receiver Enable</b><br>This Bit is only used in Operating Mode Run Mode Slave / Sleep Mode<br>0 <sub>B</sub> Receiver is in Sleep Mode<br>1 <sub>B</sub> Receiver is in Run Mode Slave<br>Reset: 0 <sub>H</sub>                                                               |
| MSEL   | 0    | w    | <b>Operating Mode Selection</b><br>0 <sub>B</sub> Run Mode Slave / Sleep Mode<br>1 <sub>B</sub> Self Polling Mode<br>Reset: 0 <sub>H</sub>                                                                                                                                             |

## Wakeup Peak Detector Readout Register

| RSSIPWU                               | Offset           | Reset Value     |
|---------------------------------------|------------------|-----------------|
| Wakeup Peak Detector Readout Register | 0A7 <sub>H</sub> | 00 <sub>H</sub> |



| Field   | Bits | Type | Description                                                                                                                                                                                                  |
|---------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RSSIPWU | 7:0  | r    | <b>Peak Detector Level at Wakeup</b><br>Set at every WU event and also set at the end of every configuration/channel cycle within a Self Polling period.<br>Cleared at Reset only.<br>Reset: 00 <sub>H</sub> |

## Interrupt Status Register 0

| IS0                         | Offset           | Reset Value     |
|-----------------------------|------------------|-----------------|
| Interrupt Status Register 0 | 0A8 <sub>H</sub> | FF <sub>H</sub> |



| Field  | Bits | Type | Description                                                                                                                                                                    |
|--------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| UNUSED | 7:5  | rc   | <b>UNUSED</b><br>Reset: 7 <sub>H</sub>                                                                                                                                         |
| WUB    | 4    | rc   | <b>Interrupt Request by "Wake Up" from Configuration B (Reset event sets all Bits to 1)</b><br>0 <sub>B</sub> Not detected<br>1 <sub>B</sub> Detected<br>Reset: 1 <sub>H</sub> |
| UNUSED | 3:1  | rc   | <b>UNUSED</b><br>Reset: 7 <sub>H</sub>                                                                                                                                         |
| WUA    | 0    | rc   | <b>Interrupt Request by "Wake Up" from Configuration A (Reset event sets all Bits to 1)</b><br>0 <sub>B</sub> Not detected<br>1 <sub>B</sub> Detected<br>Reset: 1 <sub>H</sub> |

### Interrupt Status Register 1

**IS1** Reset Value  
**Interrupt Status Register 1** FF<sub>H</sub>  
Offset 0A9<sub>H</sub>



| Field  | Bits | Type | Description                                                                                                                                                                    |
|--------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| UNUSED | 7:5  | rc   | <b>UNUSED</b><br>Reset: 7 <sub>H</sub>                                                                                                                                         |
| WUD    | 4    | rc   | <b>Interrupt Request by "Wake Up" from Configuration D (Reset event sets all Bits to 1)</b><br>0 <sub>B</sub> Not detected<br>1 <sub>B</sub> Detected<br>Reset: 1 <sub>H</sub> |
| UNUSED | 3:1  | rc   | <b>UNUSED</b><br>Reset: 7 <sub>H</sub>                                                                                                                                         |
| WUC    | 0    | rc   | <b>Interrupt Request by "Wake Up" from Configuration C (Reset event sets all Bits to 1)</b><br>0 <sub>B</sub> Not detected<br>1 <sub>B</sub> Detected<br>Reset: 1 <sub>H</sub> |

**RF PLL Actual Channel and Configuration Register**

|                                                         |  |                        |  |                       |
|---------------------------------------------------------|--|------------------------|--|-----------------------|
| <b>RFPLLACC</b>                                         |  | <b>Offset</b>          |  | <b>Reset Value</b>    |
| <b>RF PLL Actual Channel and Configuration Register</b> |  | <b>0AA<sub>H</sub></b> |  | <b>00<sub>H</sub></b> |

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|---|---|---|---|---|---|---|
|   |   |   |   |   |   |   |   |

| Field    | Bits | Type | Description                                                                                                                                                                                                                                                                                           |
|----------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| UNUSED   | 7:6  | r    | <b>UNUSED</b><br>Reset: 0 <sub>H</sub>                                                                                                                                                                                                                                                                |
| RMSPACFG | 5:4  | r    | <b>RF PLL Run Mode Self Polling Actual Configuration</b><br>00 <sub>B</sub> Configuration A<br>01 <sub>B</sub> Configuration B<br>10 <sub>B</sub> Configuration C<br>11 <sub>B</sub> Configuration D<br>Reset: 0 <sub>H</sub>                                                                         |
| UNUSED   | 3:2  | r    | <b>UNUSED</b><br>Reset: 0 <sub>H</sub>                                                                                                                                                                                                                                                                |
| SPMAC    | 1:0  | r    | <b>RF PLL Self Polling Mode Actual Channel</b><br>00 <sub>B</sub> No Wake Up from any Channel was actually found<br>01 <sub>B</sub> Wake Up was found from Channel 1<br>10 <sub>B</sub> Wake Up was found from Channel 2<br>11 <sub>B</sub> Wake Up was found from Channel 3<br>Reset: 0 <sub>H</sub> |

**RSSI Peak Detector Readout Register**

|                                            |  |                        |  |                       |
|--------------------------------------------|--|------------------------|--|-----------------------|
| <b>RSSIPRX</b>                             |  | <b>Offset</b>          |  | <b>Reset Value</b>    |
| <b>RSSI Peak Detector Readout Register</b> |  | <b>0AB<sub>H</sub></b> |  | <b>00<sub>H</sub></b> |

| 7              | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----------------|---|---|---|---|---|---|---|
| <b>RSSIPRX</b> |   |   |   |   |   |   |   |

| Field   | Bits | Type | Description                                                                                                                                                                                   |
|---------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RSSIPRX | 7:0  | rc   | <b>RSSI Peak Level during Receiving</b><br>Tracking is active when Digital Receiver is enabled<br>Set at higher peak levels than stored<br>Cleared at Reset and SPI read out<br>Reset: $00_H$ |

### ADC Result High Byte Register

**ADCRESH** Reset Value  $00_H$   
**ADC Result High Byte Register** Offset  $0AE_H$



| Field   | Bits | Type | Description                                                                                                                                     |
|---------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| ADCRESH | 7:0  | rc   | <b>ADC Result Value ADCRES(9:0) = ADCRESH(7:0) &amp; ADCRESL(1:0)</b><br>Note: RC for control signal generation only, no clear<br>Reset: $00_H$ |

### ADC Result Low Byte Register

**ADCRESL** Reset Value  $00_H$   
**ADC Result Low Byte Register** Offset  $0AF_H$



| Field  | Bits | Type | Description                                                                                   |
|--------|------|------|-----------------------------------------------------------------------------------------------|
| UNUSED | 7:3  | -    | <b>UNUSED</b><br>Reset: $00_H$                                                                |
| ADCEOC | 2    | r    | <b>ADC End of Conversion detected</b><br>$0_B$ not detected<br>$1_B$ detected<br>Reset: $0_H$ |

## Register Description

| Field   | Bits | Type | Description                                                                                                                                                                           |
|---------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ADCRESL | 1:0  | r    | <b>ADC Result Value ADCRES(9:0) = ADCRESH(7:0) &amp; ADCRESL(1:0)</b><br>The 2 LSBs of the ADC result are captured when the SFR register ADCRESH is readout.<br>Reset: 0 <sub>H</sub> |

**VCO Autocalibration Result Readout Register**

| VACRES                                      | Offset           | Reset Value     |
|---------------------------------------------|------------------|-----------------|
| VCO Autocalibration Result Readout Register | 0B0 <sub>H</sub> | 00 <sub>H</sub> |



| Field  | Bits | Type | Description                                                                                                         |
|--------|------|------|---------------------------------------------------------------------------------------------------------------------|
| UNUSED | 7:5  | -    | <b>UNUSED</b><br>Reset: 0 <sub>H</sub>                                                                              |
| VACRES | 3:0  | r    | <b>VCO Autocalibration Result</b><br>Returns the VCO range selected by VCO Autocalibration<br>Reset: 0 <sub>H</sub> |

**AFC Offset Read Register**

| AFCOFFSET                | Offset           | Reset Value     |
|--------------------------|------------------|-----------------|
| AFC Offset Read Register | 0B1 <sub>H</sub> | 00 <sub>H</sub> |



| Field   | Bits | Type | Description                                                                                                                                                                                                                                                       |
|---------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AFCOFFS | 7:0  | r    | <b>Readout of the Frequency Offset found by AFC (AFC loop filter output).</b><br>Value is in signed representation.<br>Frequency resolution is 2.68 kHz/digit<br>Output can be limited by x_AFCLIMIT register<br>Update rate is 548 kHz<br>Reset: 00 <sub>H</sub> |

**AGC Gain Readout Register**

|                                  |                        |                       |
|----------------------------------|------------------------|-----------------------|
| <b>AGCGAINR</b>                  | <b>Offset</b>          | <b>Reset Value</b>    |
| <b>AGC Gain Readout Register</b> | <b>0B2<sub>H</sub></b> | <b>00<sub>H</sub></b> |



| Field    | Bits | Type | Description                                                                                                                                              |
|----------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| UNUSED   | 7:3  | -    | <b>UNUSED</b><br>Reset: 00 <sub>H</sub>                                                                                                                  |
| IF2GAIN  | 2:1  | r    | <b>AGC IF2 Gain Readout</b><br>00 <sub>B</sub> 0 dB<br>01 <sub>B</sub> -15 dB<br>10 <sub>B</sub> -30 dB<br>11 <sub>B</sub> n.u.<br>Reset: 0 <sub>H</sub> |
| MIX2GAIN | 0    | r    | <b>AGC MIX2 Gain Readout</b><br>0 <sub>B</sub> 0 dB<br>1 <sub>B</sub> -15 dB<br>Reset: 0 <sub>H</sub>                                                    |

**SPI Address Tracer Register**

|                                    |                        |                       |
|------------------------------------|------------------------|-----------------------|
| <b>SPIAT</b>                       | <b>Offset</b>          | <b>Reset Value</b>    |
| <b>SPI Address Tracer Register</b> | <b>0B3<sub>H</sub></b> | <b>00<sub>H</sub></b> |



| Field | Bits | Type | Description                                                                                                       |
|-------|------|------|-------------------------------------------------------------------------------------------------------------------|
| SPIAT | 7:0  | r    | <b>SPI Address Tracer, Readout of the last address of a SFR Register written by SPI</b><br>Reset: 00 <sub>H</sub> |

**SPI Data Tracer Register**

## Register Description

|                                          |                                  |                                      |
|------------------------------------------|----------------------------------|--------------------------------------|
| <b>SPIDT</b><br>SPI Data Tracer Register | Offset<br><b>0B4<sub>H</sub></b> | Reset Value<br><b>00<sub>H</sub></b> |
|------------------------------------------|----------------------------------|--------------------------------------|



| Field | Bits | Type | Description                                                                                                 |
|-------|------|------|-------------------------------------------------------------------------------------------------------------|
| SPIDT | 7:0  | r    | <b>SPI Data Tracer, Readout of the last written data to a SFR Register by SPI</b><br>Reset: 00 <sub>H</sub> |

**SPI Checksum Register**

|                                           |                                  |                                      |
|-------------------------------------------|----------------------------------|--------------------------------------|
| <b>SPICHKSUM</b><br>SPI Checksum Register | Offset<br><b>0B5<sub>H</sub></b> | Reset Value<br><b>00<sub>H</sub></b> |
|-------------------------------------------|----------------------------------|--------------------------------------|



| Field     | Bits | Type | Description                                           |
|-----------|------|------|-------------------------------------------------------|
| SPICHKSUM | 7:0  | rc   | <b>SPI Checksum Readout</b><br>Reset: 00 <sub>H</sub> |

**Serial Number Register 0**

|                                        |                                  |                                      |
|----------------------------------------|----------------------------------|--------------------------------------|
| <b>SN0</b><br>Serial Number Register 0 | Offset<br><b>0B6<sub>H</sub></b> | Reset Value<br><b>00<sub>H</sub></b> |
|----------------------------------------|----------------------------------|--------------------------------------|



| Field | Bits | Type | Description                                                                                            |
|-------|------|------|--------------------------------------------------------------------------------------------------------|
| SN0   | 7:0  | r    | <b>Serial Number: SN(31:0) = SN3(MSB) &amp; SN2 &amp; SN1 &amp; SN0(LSB)</b><br>Reset: 00 <sub>H</sub> |

**Serial Number Register 1**

| SN1                             | Offset                 | Reset Value           |
|---------------------------------|------------------------|-----------------------|
| <b>Serial Number Register 1</b> | <b>0B7<sub>H</sub></b> | <b>00<sub>H</sub></b> |



| Field | Bits | Type | Description                                                                                            |
|-------|------|------|--------------------------------------------------------------------------------------------------------|
| SN1   | 7:0  | r    | <b>Serial Number: SN(31:0) = SN3(MSB) &amp; SN2 &amp; SN1 &amp; SN0(LSB)</b><br>Reset: 00 <sub>H</sub> |

**Serial Number Register 2**

| SN2                             | Offset                 | Reset Value           |
|---------------------------------|------------------------|-----------------------|
| <b>Serial Number Register 2</b> | <b>0B8<sub>H</sub></b> | <b>00<sub>H</sub></b> |



| Field | Bits | Type | Description                                                                                            |
|-------|------|------|--------------------------------------------------------------------------------------------------------|
| SN2   | 7:0  | r    | <b>Serial Number: SN(31:0) = SN3(MSB) &amp; SN2 &amp; SN1 &amp; SN0(LSB)</b><br>Reset: 00 <sub>H</sub> |

**Serial Number Register 3**

| SN3                             | Offset                 | Reset Value           |
|---------------------------------|------------------------|-----------------------|
| <b>Serial Number Register 3</b> | <b>0B9<sub>H</sub></b> | <b>00<sub>H</sub></b> |

## Register Description



| Field | Bits | Type | Description                                                                         |
|-------|------|------|-------------------------------------------------------------------------------------|
| SN3   | 7:0  | r    | Serial Number: SN(31:0) = SN3(MSB) & SN2 & SN1 & SN0(LSB)<br>Reset: 00 <sub>H</sub> |

## RSSI Readout Register

| RSSIRX                | Offset           | Reset Value     |
|-----------------------|------------------|-----------------|
| RSSI Readout Register | 0BA <sub>H</sub> | 00 <sub>H</sub> |



| Field  | Bits | Type | Description                                                         |
|--------|------|------|---------------------------------------------------------------------|
| RSSIRX | 7:0  | r    | RSSI value after averaging over 4 samples<br>Reset: 00 <sub>H</sub> |

## RSSI Peak Memory Filter Readout Register

| RSSIPMF                                  | Offset           | Reset Value     |
|------------------------------------------|------------------|-----------------|
| RSSI Peak Memory Filter Readout Register | 0BB <sub>H</sub> | 00 <sub>H</sub> |



| Field   | Bits | Type | Description                                             |
|---------|------|------|---------------------------------------------------------|
| RSSIPMF | 7:0  | r    | RSSI Peak Memory Filter Level<br>Reset: 00 <sub>H</sub> |

[www.infineon.com](http://www.infineon.com)

Published by Infineon Technologies AG